# E·XFL

# Intel - EPF10K100EFC484-3 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 624                                                          |
| Number of Logic Elements/Cells | 4992                                                         |
| Total RAM Bits                 | 49152                                                        |
| Number of I/O                  | 338                                                          |
| Number of Gates                | 257000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 484-BBGA                                                     |
| Supplier Device Package        | 484-FBGA (23x23)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k100efc484-3 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information.

# Functional Description

Each FLEX 10KE device contains an enhanced embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a four-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10KE devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 0.9 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 3.0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

#### Cascade Chain

With the cascade chain, the FLEX 10KE architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. An a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EPF10K50E device, the cascade chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is 0.9 ns; the cascade chain delay is 0.6 ns. With the cascade chain, 2.7 ns are needed to decode a 16-bit address.



Figure 10. FLEX 10KE Cascade Chain Operation

Altera Corporation

#### LE Operating Modes

The FLEX 10KE LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.





## I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers.

# PCI Pull-Up Clamping Diode Option

FLEX 10KE devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the  $V_{\rm CCIO}$  value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems.

Clamping diodes are controlled on a pin-by-pin basis. When  $V_{CCIO}$  is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When  $V_{CCIO}$  is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which would allow a device to bridge between a 3.3-V PCI bus and a 5.0-V device.

# **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects the falling edge of the output.

# **Open-Drain Output Option**

FLEX 10KE devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

## MultiVolt I/O Interface

The FLEX 10KE device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10KE devices in all packages to interface with systems of differing supply voltages. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

### Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Table 18. FLEX 10KE JTAG Timing Parameters & Values |                                                |     |     |      |  |  |  |  |  |  |
|-----------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol                                              | Parameter                                      | Min | Мах | Unit |  |  |  |  |  |  |
| t <sub>JCP</sub>                                    | TCK clock period                               | 100 |     | ns   |  |  |  |  |  |  |
| t <sub>JCH</sub>                                    | TCK clock high time                            | 50  |     | ns   |  |  |  |  |  |  |
| t <sub>JCL</sub>                                    | TCK clock low time                             | 50  |     | ns   |  |  |  |  |  |  |
| t <sub>JPSU</sub>                                   | JTAG port setup time                           | 20  |     | ns   |  |  |  |  |  |  |
| t <sub>JPH</sub>                                    | JTAG port hold time                            | 45  |     | ns   |  |  |  |  |  |  |
| t <sub>JPCO</sub>                                   | JTAG port clock to output                      |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JPZX</sub>                                   | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JPXZ</sub>                                   | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JSSU</sub>                                   | Capture register setup time                    | 20  |     | ns   |  |  |  |  |  |  |
| t <sub>JSH</sub>                                    | Capture register hold time                     | 45  |     | ns   |  |  |  |  |  |  |
| t <sub>JSCO</sub>                                   | Update register clock to output                |     | 35  | ns   |  |  |  |  |  |  |
| t <sub>JSZX</sub>                                   | Update register high impedance to valid output |     | 35  | ns   |  |  |  |  |  |  |
| t <sub>JSXZ</sub>                                   | Update register valid output to high impedance |     | 35  | ns   |  |  |  |  |  |  |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 26. EA           | Table 26. EAB Timing Microparameters     Note (1)                      |            |  |  |  |  |  |  |  |
|------------------------|------------------------------------------------------------------------|------------|--|--|--|--|--|--|--|
| Symbol                 | Parameter                                                              | Conditions |  |  |  |  |  |  |  |
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input                   |            |  |  |  |  |  |  |  |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                      |            |  |  |  |  |  |  |  |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                      |            |  |  |  |  |  |  |  |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                         |            |  |  |  |  |  |  |  |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                       |            |  |  |  |  |  |  |  |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                          |            |  |  |  |  |  |  |  |
| t <sub>EABCLK</sub>    | EAB register clock delay                                               |            |  |  |  |  |  |  |  |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                                     |            |  |  |  |  |  |  |  |
| t <sub>EABBYPASS</sub> | Bypass register delay                                                  |            |  |  |  |  |  |  |  |
| t <sub>EABSU</sub>     | EAB register setup time before clock                                   |            |  |  |  |  |  |  |  |
| t <sub>EABH</sub>      | EAB register hold time after clock                                     |            |  |  |  |  |  |  |  |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay                   |            |  |  |  |  |  |  |  |
| t <sub>AA</sub>        | Address access delay (including the read enable to output delay)       |            |  |  |  |  |  |  |  |
| t <sub>WP</sub>        | Write pulse width                                                      |            |  |  |  |  |  |  |  |
| t <sub>RP</sub>        | Read pulse width                                                       |            |  |  |  |  |  |  |  |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse                     | (5)        |  |  |  |  |  |  |  |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse                       | (5)        |  |  |  |  |  |  |  |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse                   | (5)        |  |  |  |  |  |  |  |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse                    | (5)        |  |  |  |  |  |  |  |
| t <sub>RASU</sub>      | Address setup time with respect to the falling edge of the read enable |            |  |  |  |  |  |  |  |
| t <sub>RAH</sub>       | Address hold time with respect to the falling edge of the read enable  |            |  |  |  |  |  |  |  |
| t <sub>WO</sub>        | Write enable to data output valid delay                                |            |  |  |  |  |  |  |  |
| t <sub>DD</sub>        | Data-in to data-out valid delay                                        |            |  |  |  |  |  |  |  |
| t <sub>EABOUT</sub>    | Data-out delay                                                         |            |  |  |  |  |  |  |  |
| t <sub>EABCH</sub>     | Clock high time                                                        |            |  |  |  |  |  |  |  |
| t <sub>EABCL</sub>     | Clock low time                                                         |            |  |  |  |  |  |  |  |

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 2 of 2)       Note (1) |         |          |         |                |     |          |      |  |  |
|-----------------------------------------------------------------------------------|---------|----------|---------|----------------|-----|----------|------|--|--|
| Symbol                                                                            | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                                   | Min     | Max      | Min     | Max            | Min | Max      | ]    |  |  |
| t <sub>CGENR</sub>                                                                |         | 0.1      |         | 0.1            |     | 0.2      | ns   |  |  |
| t <sub>CASC</sub>                                                                 |         | 0.6      |         | 0.8            |     | 1.0      | ns   |  |  |
| t <sub>C</sub>                                                                    |         | 0.0      |         | 0.0            |     | 0.0      | ns   |  |  |
| t <sub>CO</sub>                                                                   |         | 0.3      |         | 0.4            |     | 0.5      | ns   |  |  |
| t <sub>COMB</sub>                                                                 |         | 0.4      |         | 0.4            |     | 0.6      | ns   |  |  |
| t <sub>SU</sub>                                                                   | 0.4     |          | 0.6     |                | 0.6 |          | ns   |  |  |
| t <sub>H</sub>                                                                    | 0.7     |          | 1.0     |                | 1.3 |          | ns   |  |  |
| t <sub>PRE</sub>                                                                  |         | 0.8      |         | 0.9            |     | 1.2      | ns   |  |  |
| t <sub>CLR</sub>                                                                  |         | 0.8      |         | 0.9            |     | 1.2      | ns   |  |  |
| t <sub>CH</sub>                                                                   | 2.0     |          | 2.5     |                | 2.5 |          | ns   |  |  |
| t <sub>CL</sub>                                                                   | 2.0     |          | 2.5     |                | 2.5 |          | ns   |  |  |

| Table 32. EPF10K30E Device IOE Timing Microparameters       Note (1) |         |          |         |          |         |          |      |  |  |
|----------------------------------------------------------------------|---------|----------|---------|----------|---------|----------|------|--|--|
| Symbol                                                               | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |  |  |
|                                                                      | Min     | Max      | Min     | Max      | Min     | Мах      |      |  |  |
| t <sub>IOD</sub>                                                     |         | 2.4      |         | 2.8      |         | 3.8      | ns   |  |  |
| t <sub>IOC</sub>                                                     |         | 0.3      |         | 0.4      |         | 0.5      | ns   |  |  |
| t <sub>IOCO</sub>                                                    |         | 1.0      |         | 1.1      |         | 1.6      | ns   |  |  |
| t <sub>IOCOMB</sub>                                                  |         | 0.0      |         | 0.0      |         | 0.0      | ns   |  |  |
| t <sub>IOSU</sub>                                                    | 1.2     |          | 1.4     |          | 1.9     |          | ns   |  |  |
| t <sub>IOH</sub>                                                     | 0.3     |          | 0.4     |          | 0.5     |          | ns   |  |  |
| t <sub>IOCLR</sub>                                                   |         | 1.0      |         | 1.1      |         | 1.6      | ns   |  |  |
| t <sub>OD1</sub>                                                     |         | 1.9      |         | 2.3      |         | 3.0      | ns   |  |  |
| t <sub>OD2</sub>                                                     |         | 1.4      |         | 1.8      |         | 2.5      | ns   |  |  |
| t <sub>OD3</sub>                                                     |         | 4.4      |         | 5.2      |         | 7.0      | ns   |  |  |
| t <sub>XZ</sub>                                                      |         | 2.7      |         | 3.1      |         | 4.3      | ns   |  |  |
| t <sub>ZX1</sub>                                                     |         | 2.7      |         | 3.1      |         | 4.3      | ns   |  |  |
| t <sub>ZX2</sub>                                                     |         | 2.2      |         | 2.6      |         | 3.8      | ns   |  |  |
| t <sub>ZX3</sub>                                                     |         | 5.2      |         | 6.0      |         | 8.3      | ns   |  |  |
| t <sub>INREG</sub>                                                   |         | 3.4      |         | 4.1      |         | 5.5      | ns   |  |  |
| t <sub>IOFD</sub>                                                    |         | 0.8      |         | 1.3      |         | 2.4      | ns   |  |  |
| t <sub>INCOMB</sub>                                                  |         | 0.8      |         | 1.3      |         | 2.4      | ns   |  |  |

| Symbol                 | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |
|------------------------|---------|----------------|-----|----------------|-----|----------|------|
|                        | Min     | Max            | Min | Max            | Min | Max      |      |
| t <sub>EABDATA1</sub>  |         | 1.7            |     | 2.0            |     | 2.3      | ns   |
| t <sub>EABDATA1</sub>  |         | 0.6            |     | 0.7            |     | 0.8      | ns   |
| t <sub>EABWE1</sub>    |         | 1.1            |     | 1.3            |     | 1.4      | ns   |
| t <sub>EABWE2</sub>    |         | 0.4            |     | 0.4            |     | 0.5      | ns   |
| t <sub>EABRE1</sub>    |         | 0.8            |     | 0.9            |     | 1.0      | ns   |
| t <sub>EABRE2</sub>    |         | 0.4            |     | 0.4            |     | 0.5      | ns   |
| t <sub>EABCLK</sub>    |         | 0.0            |     | 0.0            |     | 0.0      | ns   |
| t <sub>EABCO</sub>     |         | 0.3            |     | 0.3            |     | 0.4      | ns   |
| t <sub>EABBYPASS</sub> |         | 0.5            |     | 0.6            |     | 0.7      | ns   |
| t <sub>EABSU</sub>     | 0.9     |                | 1.0 |                | 1.2 |          | ns   |
| t <sub>EABH</sub>      | 0.4     |                | 0.4 |                | 0.5 |          | ns   |
| t <sub>EABCLR</sub>    | 0.3     |                | 0.3 |                | 0.3 |          | ns   |
| t <sub>AA</sub>        |         | 3.2            |     | 3.8            |     | 4.4      | ns   |
| t <sub>WP</sub>        | 2.5     |                | 2.9 |                | 3.3 |          | ns   |
| t <sub>RP</sub>        | 0.9     |                | 1.1 |                | 1.2 |          | ns   |
| t <sub>WDSU</sub>      | 0.9     |                | 1.0 |                | 1.1 |          | ns   |
| t <sub>WDH</sub>       | 0.1     |                | 0.1 |                | 0.1 |          | ns   |
| t <sub>WASU</sub>      | 1.7     |                | 2.0 |                | 2.3 |          | ns   |
| t <sub>WAH</sub>       | 1.8     |                | 2.1 |                | 2.4 |          | ns   |
| t <sub>RASU</sub>      | 3.1     |                | 3.7 |                | 4.2 |          | ns   |
| t <sub>RAH</sub>       | 0.2     |                | 0.2 |                | 0.2 |          | ns   |
| t <sub>WO</sub>        |         | 2.5            |     | 2.9            |     | 3.3      | ns   |
| t <sub>DD</sub>        |         | 2.5            |     | 2.9            |     | 3.3      | ns   |
| t <sub>EABOUT</sub>    |         | 0.5            |     | 0.6            |     | 0.7      | ns   |
| t <sub>EABCH</sub>     | 1.5     |                | 2.0 |                | 2.3 |          | ns   |
| t <sub>EABCL</sub>     | 2.5     |                | 2.9 |                | 3.3 |          | ns   |

| Table 35. EPF10K30E Device Interconnect Timing Microparameters       Note (1) |                |     |         |                |     |          |      |  |  |
|-------------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|--|--|
| Symbol                                                                        | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                               | Min            | Max | Min     | Max            | Min | Max      |      |  |  |
| t <sub>DIN2IOE</sub>                                                          |                | 1.8 |         | 2.4            |     | 2.9      | ns   |  |  |
| t <sub>DIN2LE</sub>                                                           |                | 1.5 |         | 1.8            |     | 2.4      | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                         |                | 1.5 |         | 1.8            |     | 2.2      | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                         |                | 2.2 |         | 2.6            |     | 3.0      | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                          |                | 1.5 |         | 1.8            |     | 2.4      | ns   |  |  |
| t <sub>SAMELAB</sub>                                                          |                | 0.1 |         | 0.2            |     | 0.3      | ns   |  |  |
| t <sub>SAMEROW</sub>                                                          |                | 2.0 |         | 2.4            |     | 2.7      | ns   |  |  |
| t <sub>SAMECOLUMN</sub>                                                       |                | 0.7 |         | 1.0            |     | 0.8      | ns   |  |  |
| t <sub>DIFFROW</sub>                                                          |                | 2.7 |         | 3.4            |     | 3.5      | ns   |  |  |
| t <sub>TWOROWS</sub>                                                          |                | 4.7 |         | 5.8            |     | 6.2      | ns   |  |  |
| t <sub>LEPERIPH</sub>                                                         |                | 2.7 |         | 3.4            |     | 3.8      | ns   |  |  |
| t <sub>LABCARRY</sub>                                                         |                | 0.3 |         | 0.4            |     | 0.5      | ns   |  |  |
| t <sub>LABCASC</sub>                                                          |                | 0.8 |         | 0.8            |     | 1.1      | ns   |  |  |

| Table 36. EPF10K30E External Timing Parameters     Notes (1), (2) |         |          |         |                |     |          |      |  |  |
|-------------------------------------------------------------------|---------|----------|---------|----------------|-----|----------|------|--|--|
| Symbol                                                            | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                   | Min     | Max      | Min     | Max            | Min | Max      |      |  |  |
| t <sub>DRR</sub>                                                  |         | 8.0      |         | 9.5            |     | 12.5     | ns   |  |  |
| t <sub>INSU</sub> (3)                                             | 2.1     |          | 2.5     |                | 3.9 |          | ns   |  |  |
| t <sub>INH</sub> (3)                                              | 0.0     |          | 0.0     |                | 0.0 |          | ns   |  |  |
| t <sub>оитсо</sub> (3)                                            | 2.0     | 4.9      | 2.0     | 5.9            | 2.0 | 7.6      | ns   |  |  |
| t <sub>INSU</sub> (4)                                             | 1.1     |          | 1.5     |                | -   |          | ns   |  |  |
| t <sub>INH</sub> (4)                                              | 0.0     |          | 0.0     |                | -   |          | ns   |  |  |
| t <sub>оитсо</sub> (4)                                            | 0.5     | 3.9      | 0.5     | 4.9            | -   | -        | ns   |  |  |
| t <sub>PCISU</sub>                                                | 3.0     |          | 4.2     |                | -   |          | ns   |  |  |
| t <sub>PCIH</sub>                                                 | 0.0     |          | 0.0     |                | -   |          | ns   |  |  |
| t <sub>PCICO</sub>                                                | 2.0     | 6.0      | 2.0     | 7.5            | -   | -        | ns   |  |  |

| Table 37. EPF10K30E External Bidirectional Timing Parameters       Notes (1), (2) |                         |     |         |         |      |     |    |  |  |
|-----------------------------------------------------------------------------------|-------------------------|-----|---------|---------|------|-----|----|--|--|
| Symbol                                                                            | -1 Speed Grade -2 Speed |     | d Grade | -3 Spee | Unit |     |    |  |  |
|                                                                                   | Min                     | Max | Min     | Max     | Min  | Max |    |  |  |
| t <sub>INSUBIDIR</sub> (3)                                                        | 2.8                     |     | 3.9     |         | 5.2  |     | ns |  |  |
| t <sub>INHBIDIR</sub> (3)                                                         | 0.0                     |     | 0.0     |         | 0.0  |     | ns |  |  |
| t <sub>INSUBIDIR</sub> (4)                                                        | 3.8                     |     | 4.9     |         | -    |     | ns |  |  |
| t <sub>INHBIDIR</sub> (4)                                                         | 0.0                     |     | 0.0     |         | -    |     | ns |  |  |
| t <sub>outcobidir</sub> (3)                                                       | 2.0                     | 4.9 | 2.0     | 5.9     | 2.0  | 7.6 | ns |  |  |
| t <sub>XZBIDIR</sub> (3)                                                          |                         | 6.1 |         | 7.5     |      | 9.7 | ns |  |  |
| t <sub>ZXBIDIR</sub> (3)                                                          |                         | 6.1 |         | 7.5     |      | 9.7 | ns |  |  |
| t <sub>OUTCOBIDIR</sub> (4)                                                       | 0.5                     | 3.9 | 0.5     | 4.9     | -    | _   | ns |  |  |
| t <sub>XZBIDIR</sub> (4)                                                          |                         | 5.1 |         | 6.5     |      | -   | ns |  |  |
| t <sub>ZXBIDIR</sub> (4)                                                          |                         | 5.1 |         | 6.5     |      | -   | ns |  |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Table 38. EPF10K50E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |         |          |         |                |     |         |      |  |  |
|-----------------------------------------------------------------------------------|---------|----------|---------|----------------|-----|---------|------|--|--|
| Symbol                                                                            | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |  |
|                                                                                   | Min     | Max      | Min     | Max            | Min | Max     |      |  |  |
| t <sub>LUT</sub>                                                                  |         | 0.6      |         | 0.9            |     | 1.3     | ns   |  |  |
| t <sub>CLUT</sub>                                                                 |         | 0.5      |         | 0.6            |     | 0.8     | ns   |  |  |
| t <sub>RLUT</sub>                                                                 |         | 0.7      |         | 0.8            |     | 1.1     | ns   |  |  |
| t <sub>PACKED</sub>                                                               |         | 0.4      |         | 0.5            |     | 0.6     | ns   |  |  |
| t <sub>EN</sub>                                                                   |         | 0.6      |         | 0.7            |     | 0.9     | ns   |  |  |
| t <sub>CICO</sub>                                                                 |         | 0.2      |         | 0.2            |     | 0.3     | ns   |  |  |
| t <sub>CGEN</sub>                                                                 |         | 0.5      |         | 0.5            |     | 0.8     | ns   |  |  |
| t <sub>CGENR</sub>                                                                |         | 0.2      |         | 0.2            |     | 0.3     | ns   |  |  |
| t <sub>CASC</sub>                                                                 |         | 0.8      |         | 1.0            |     | 1.4     | ns   |  |  |
| t <sub>C</sub>                                                                    |         | 0.5      |         | 0.6            |     | 0.8     | ns   |  |  |
| t <sub>CO</sub>                                                                   |         | 0.7      |         | 0.7            |     | 0.9     | ns   |  |  |
| t <sub>COMB</sub>                                                                 |         | 0.5      |         | 0.6            |     | 0.8     | ns   |  |  |
| t <sub>SU</sub>                                                                   | 0.7     |          | 0.7     |                | 0.8 |         | ns   |  |  |

### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 38. EPF10K50E Device LE Timing Microparameters (Part 2 of 2)       Note (1) |                |     |                   |     |                |     |      |  |  |
|-----------------------------------------------------------------------------------|----------------|-----|-------------------|-----|----------------|-----|------|--|--|
| Symbol                                                                            | -1 Speed Grade |     | de -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                                   | Min            | Max | Min               | Max | Min            | Max |      |  |  |
| t <sub>H</sub>                                                                    | 0.9            |     | 1.0               |     | 1.4            |     | ns   |  |  |
| t <sub>PRE</sub>                                                                  |                | 0.5 |                   | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>CLR</sub>                                                                  |                | 0.5 |                   | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>CH</sub>                                                                   | 2.0            |     | 2.5               |     | 3.0            |     | ns   |  |  |
| t <sub>CL</sub>                                                                   | 2.0            |     | 2.5               |     | 3.0            |     | ns   |  |  |

| Table 39. EPF10K50E Device IOE Timing Microparameters       Note (1) |                |     |         |          |         |          |      |  |  |
|----------------------------------------------------------------------|----------------|-----|---------|----------|---------|----------|------|--|--|
| Symbol                                                               | -1 Speed Grade |     | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |  |  |
|                                                                      | Min            | Max | Min     | Max      | Min     | Max      |      |  |  |
| t <sub>IOD</sub>                                                     |                | 2.2 |         | 2.4      |         | 3.3      | ns   |  |  |
| t <sub>IOC</sub>                                                     |                | 0.3 |         | 0.3      |         | 0.5      | ns   |  |  |
| t <sub>IOCO</sub>                                                    |                | 1.0 |         | 1.0      |         | 1.4      | ns   |  |  |
| t <sub>IOCOMB</sub>                                                  |                | 0.0 |         | 0.0      |         | 0.2      | ns   |  |  |
| t <sub>IOSU</sub>                                                    | 1.0            |     | 1.2     |          | 1.7     |          | ns   |  |  |
| t <sub>IOH</sub>                                                     | 0.3            |     | 0.3     |          | 0.5     |          | ns   |  |  |
| t <sub>IOCLR</sub>                                                   |                | 0.9 |         | 1.0      |         | 1.4      | ns   |  |  |
| t <sub>OD1</sub>                                                     |                | 0.8 |         | 0.9      |         | 1.2      | ns   |  |  |
| t <sub>OD2</sub>                                                     |                | 0.3 |         | 0.4      |         | 0.7      | ns   |  |  |
| t <sub>OD3</sub>                                                     |                | 3.0 |         | 3.5      |         | 3.5      | ns   |  |  |
| t <sub>XZ</sub>                                                      |                | 1.4 |         | 1.7      |         | 2.3      | ns   |  |  |
| t <sub>ZX1</sub>                                                     |                | 1.4 |         | 1.7      |         | 2.3      | ns   |  |  |
| t <sub>ZX2</sub>                                                     |                | 0.9 |         | 1.2      |         | 1.8      | ns   |  |  |
| t <sub>ZX3</sub>                                                     |                | 3.6 |         | 4.3      |         | 4.6      | ns   |  |  |
| t <sub>INREG</sub>                                                   |                | 4.9 |         | 5.8      |         | 7.8      | ns   |  |  |
| t <sub>IOFD</sub>                                                    |                | 2.8 |         | 3.3      |         | 4.5      | ns   |  |  |
| t <sub>INCOMB</sub>                                                  |                | 2.8 |         | 3.3      |         | 4.5      | ns   |  |  |

| Table 58. EPF10K130E External Bidirectional Timing Parameters       Notes (1), (2) |                |     |         |                |     |          |      |  |  |
|------------------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|--|--|
| Symbol                                                                             | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                                    | Min            | Max | Min     | Max            | Min | Max      |      |  |  |
| t <sub>INSUBIDIR</sub> (3)                                                         | 2.2            |     | 2.4     |                | 3.2 |          | ns   |  |  |
| t <sub>INHBIDIR</sub> (3)                                                          | 0.0            |     | 0.0     |                | 0.0 |          | ns   |  |  |
| t <sub>INSUBIDIR</sub> (4)                                                         | 2.8            |     | 3.0     |                | -   |          | ns   |  |  |
| t <sub>INHBIDIR</sub> (4)                                                          | 0.0            |     | 0.0     |                | -   |          | ns   |  |  |
| toutcobidir (3)                                                                    | 2.0            | 5.0 | 2.0     | 7.0            | 2.0 | 9.2      | ns   |  |  |
| t <sub>XZBIDIR</sub> (3)                                                           |                | 5.6 |         | 8.1            |     | 10.8     | ns   |  |  |
| t <sub>ZXBIDIR</sub> (3)                                                           |                | 5.6 |         | 8.1            |     | 10.8     | ns   |  |  |
| toutcobidir (4)                                                                    | 0.5            | 4.0 | 0.5     | 6.0            | _   | -        | ns   |  |  |
| t <sub>XZBIDIR</sub> (4)                                                           |                | 4.6 |         | 7.1            |     | -        | ns   |  |  |
| t <sub>ZXBIDIR</sub> (4)                                                           |                | 4.6 |         | 7.1            |     | -        | ns   |  |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 59 through 65 show EPF10K200E device internal and external timing parameters.

| Table 59. EPF10K200E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |         |                |     |                |     |         |      |  |  |
|------------------------------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|--|
| Symbol                                                                             | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | d Grade | Unit |  |  |
|                                                                                    | Min     | Max            | Min | Max            | Min | Max     |      |  |  |
| t <sub>LUT</sub>                                                                   |         | 0.7            |     | 0.8            |     | 1.2     | ns   |  |  |
| t <sub>CLUT</sub>                                                                  |         | 0.4            |     | 0.5            |     | 0.6     | ns   |  |  |
| t <sub>RLUT</sub>                                                                  |         | 0.6            |     | 0.7            |     | 0.9     | ns   |  |  |
| t <sub>PACKED</sub>                                                                |         | 0.3            |     | 0.5            |     | 0.7     | ns   |  |  |
| t <sub>EN</sub>                                                                    |         | 0.4            |     | 0.5            |     | 0.6     | ns   |  |  |
| t <sub>CICO</sub>                                                                  |         | 0.2            |     | 0.2            |     | 0.3     | ns   |  |  |
| t <sub>CGEN</sub>                                                                  |         | 0.4            |     | 0.4            |     | 0.6     | ns   |  |  |
| t <sub>CGENR</sub>                                                                 |         | 0.2            |     | 0.2            |     | 0.3     | ns   |  |  |
| t <sub>CASC</sub>                                                                  |         | 0.7            |     | 0.8            |     | 1.2     | ns   |  |  |
| t <sub>C</sub>                                                                     |         | 0.5            |     | 0.6            |     | 0.8     | ns   |  |  |
| t <sub>CO</sub>                                                                    |         | 0.5            |     | 0.6            |     | 0.8     | ns   |  |  |
| t <sub>COMB</sub>                                                                  |         | 0.4            |     | 0.6            |     | 0.8     | ns   |  |  |
| t <sub>SU</sub>                                                                    | 0.4     |                | 0.6 |                | 0.7 |         | ns   |  |  |

| Table 61. EPF10K200E Device EAB Internal Microparameters       Note (1) |                |     |                |     |                |     |      |  |  |
|-------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                         | Min            | Max | Min            | Max | Min            | Мах |      |  |  |
| t <sub>EABDATA1</sub>                                                   |                | 2.0 |                | 2.4 |                | 3.2 | ns   |  |  |
| t <sub>EABDATA1</sub>                                                   |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |
| t <sub>EABWE1</sub>                                                     |                | 1.4 |                | 1.7 |                | 2.3 | ns   |  |  |
| t <sub>EABWE2</sub>                                                     |                | 0.0 |                | 0.0 |                | 0.0 | ns   |  |  |
| t <sub>EABRE1</sub>                                                     |                | 0   |                | 0   |                | 0   | ns   |  |  |
| t <sub>EABRE2</sub>                                                     |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |
| t <sub>EABCLK</sub>                                                     |                | 0.0 |                | 0.0 |                | 0.0 | ns   |  |  |
| t <sub>EABCO</sub>                                                      |                | 0.8 |                | 0.9 |                | 1.2 | ns   |  |  |
| t <sub>EABBYPASS</sub>                                                  |                | 0.0 |                | 0.1 |                | 0.1 | ns   |  |  |
| t <sub>EABSU</sub>                                                      | 0.9            |     | 1.1            |     | 1.5            |     | ns   |  |  |
| t <sub>EABH</sub>                                                       | 0.4            |     | 0.5            |     | 0.6            |     | ns   |  |  |
| t <sub>EABCLR</sub>                                                     | 0.8            |     | 0.9            |     | 1.2            |     | ns   |  |  |
| t <sub>AA</sub>                                                         |                | 3.1 |                | 3.7 |                | 4.9 | ns   |  |  |
| t <sub>WP</sub>                                                         | 3.3            |     | 4.0            |     | 5.3            |     | ns   |  |  |
| t <sub>RP</sub>                                                         | 0.9            |     | 1.1            |     | 1.5            |     | ns   |  |  |
| t <sub>WDSU</sub>                                                       | 0.9            |     | 1.1            |     | 1.5            |     | ns   |  |  |
| t <sub>WDH</sub>                                                        | 0.1            |     | 0.1            |     | 0.1            |     | ns   |  |  |
| t <sub>WASU</sub>                                                       | 1.3            |     | 1.6            |     | 2.1            |     | ns   |  |  |
| t <sub>WAH</sub>                                                        | 2.1            |     | 2.5            |     | 3.3            |     | ns   |  |  |
| t <sub>RASU</sub>                                                       | 2.2            |     | 2.6            |     | 3.5            |     | ns   |  |  |
| t <sub>RAH</sub>                                                        | 0.1            |     | 0.1            |     | 0.2            |     | ns   |  |  |
| t <sub>WO</sub>                                                         |                | 2.0 |                | 2.4 |                | 3.2 | ns   |  |  |
| t <sub>DD</sub>                                                         |                | 2.0 |                | 2.4 |                | 3.2 | ns   |  |  |
| t <sub>EABOUT</sub>                                                     |                | 0.0 |                | 0.1 |                | 0.1 | ns   |  |  |
| t <sub>EABCH</sub>                                                      | 1.5            |     | 2.0            |     | 2.5            |     | ns   |  |  |
| t <sub>EABCL</sub>                                                      | 3.3            |     | 4.0            |     | 5.3            |     | ns   |  |  |

Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2)

| Note (1 | ) |
|---------|---|
|---------|---|

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.1 |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub> | 5.1            |     | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub> | 4.8            |     | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>    | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA2</sub>  |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>EABWE1</sub>    |                | 1.0 |                | 1.4 |                | 1.9 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0.0 |                | 0.0 |                | 0.0 |      |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.6 |                | 0.8 |      |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABSU</sub>     | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 1.1            |     | 1.5            |     |      |
| t <sub>AA</sub>        |                | 2.0 |                | 2.8 |                | 3.8 | ns   |
| t <sub>WP</sub>        | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.4            |     | 1.9            |     |      |
| t <sub>WDSU</sub>      | 0.5            |     | 0.7            |     | 0.9            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WASU</sub>      | 1.0            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>WAH</sub>       | 1.5            |     | 2.1            |     | 2.9            |     | ns   |
| t <sub>RASU</sub>      | 1.5            |     | 2.1            |     | 2.8            |     |      |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     |      |
| t <sub>WO</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>DD</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |

### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 73. EPF10k    | 200S Device    | e Internal & | External Tir   | ming Param | eters N        | ote (1) |      |
|---------------------|----------------|--------------|----------------|------------|----------------|---------|------|
| Symbol              | -1 Speed Grade |              | -2 Speed Grade |            | -3 Speed Grade |         | Unit |
|                     | Min            | Max          | Min            | Max        | Min            | Max     |      |
| t <sub>LUT</sub>    |                | 0.7          |                | 0.8        |                | 1.2     | ns   |
| t <sub>CLUT</sub>   |                | 0.4          |                | 0.5        |                | 0.6     | ns   |
| t <sub>RLUT</sub>   |                | 0.5          |                | 0.7        |                | 0.9     | ns   |
| t <sub>PACKED</sub> |                | 0.4          |                | 0.5        |                | 0.7     | ns   |
| t <sub>EN</sub>     |                | 0.6          |                | 0.5        |                | 0.6     | ns   |
| t <sub>CICO</sub>   |                | 0.1          |                | 0.2        |                | 0.3     | ns   |
| t <sub>CGEN</sub>   |                | 0.3          |                | 0.4        |                | 0.6     | ns   |
| t <sub>CGENR</sub>  |                | 0.1          |                | 0.2        |                | 0.3     | ns   |
| t <sub>CASC</sub>   |                | 0.7          |                | 0.8        |                | 1.2     | ns   |
| t <sub>C</sub>      |                | 0.5          |                | 0.6        |                | 0.8     | ns   |
| t <sub>CO</sub>     |                | 0.5          |                | 0.6        |                | 0.8     | ns   |
| t <sub>COMB</sub>   |                | 0.3          |                | 0.6        |                | 0.8     | ns   |
| t <sub>SU</sub>     | 0.4            |              | 0.6            |            | 0.7            |         | ns   |
| t <sub>H</sub>      | 1.0            |              | 1.1            |            | 1.5            |         | ns   |
| t <sub>PRE</sub>    |                | 0.4          |                | 0.6        |                | 0.8     | ns   |
| t <sub>CLR</sub>    |                | 0.5          |                | 0.6        |                | 0.8     | ns   |
| t <sub>CH</sub>     | 2.0            |              | 2.5            |            | 3.0            |         | ns   |
| t <sub>CL</sub>     | 2.0            |              | 2.5            |            | 3.0            |         | ns   |

 Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2)
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.8 |                | 1.9 |                | 2.6 | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.3 |                | 0.5 | ns   |
| t <sub>IOCO</sub>   |                | 1.7 |                | 1.9 |                | 2.6 | ns   |
| t <sub>IOCOMB</sub> |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>IOSU</sub>   | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>IOH</sub>    | 0.4            |     | 0.8            |     | 1.1            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.2 |                | 0.2 |                | 0.3 | ns   |
| t <sub>OD1</sub>    |                | 1.3 |                | 0.7 |                | 0.9 | ns   |
| t <sub>OD2</sub>    |                | 0.8 |                | 0.2 |                | 0.4 | ns   |
| t <sub>OD3</sub>    |                | 2.9 |                | 3.0 |                | 3.9 | ns   |
| t <sub>XZ</sub>     |                | 5.0 |                | 5.3 |                | 7.1 | ns   |
| t <sub>ZX1</sub>    |                | 5.0 |                | 5.3 |                | 7.1 | ns   |

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow FLEX 10KE devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 85 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor.

# **Programming Files**

Despite being function- and pin-compatible, FLEX 10KE devices are not programming- or configuration file-compatible with FLEX 10K or FLEX 10KA devices. A design therefore must be recompiled before it is transferred from a FLEX 10K or FLEX 10KA device to an equivalent FLEX 10KE device. This recompilation should be performed both to create a new programming or configuration file and to check design timing in FLEX 10KE devices, which has different timing characteristics than FLEX 10K or FLEX 10KA devices.

FLEX 10KE devices are generally pin-compatible with equivalent FLEX 10KA devices. In some cases, FLEX 10KE devices have fewer I/O pins than the equivalent FLEX 10KA devices. Table 81 shows which FLEX 10KE devices have fewer I/O pins than equivalent FLEX 10KA devices. However, power, ground, JTAG, and configuration pins are the same on FLEX 10KA and FLEX 10KE devices, enabling migration from a FLEX 10KA design to a FLEX 10KE design.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation



100