



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 624                                                          |
| Number of Logic Elements/Cells | 4992                                                         |
| Total RAM Bits                 | 49152                                                        |
| Number of I/O                  | 191                                                          |
| Number of Gates                | 257000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | -40°C ~ 85°C (TA)                                            |
| Package / Case                 | 256-BGA                                                      |
| Supplier Device Package        | 256-FBGA (17x17)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k100efi256-2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging.

Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device.

FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation.

FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device.

# Functional Description

Each FLEX 10KE device contains an enhanced embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a four-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10KE devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 0.9 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 3.0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.

Figure 3. FLEX 10KE EAB in Dual-Port RAM Mode



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).

Figure 7. FLEX 10KE LAB



### Notes:

- (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26.
- (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34.

Figure 9 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 9. FLEX 10KE Carry Chain Operation (n-Bit Full Adder)

#### Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).

Figure 17. FLEX 10KE Column-to-IOE Connections

The values for m and n are provided in Table 11.



Table 11 lists the FLEX 10KE column-to-IOE interconnect resources.

| Table 11. FLEX 10KE Column-to-IOE Interconnect Resources |                         |                             |  |  |  |  |  |
|----------------------------------------------------------|-------------------------|-----------------------------|--|--|--|--|--|
| Device                                                   | Channels per Column (n) | Column Channels per Pin (m) |  |  |  |  |  |
| EPF10K30E                                                | 24                      | 16                          |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                   | 24                      | 16                          |  |  |  |  |  |
| EPF10K100E                                               | 24                      | 16                          |  |  |  |  |  |
| EPF10K130E                                               | 32                      | 24                          |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                 | 48                      | 40                          |  |  |  |  |  |

### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

Figure 19. Specifications for Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



| Table 17. 32-Bit IDCODE for FLEX 10KE Devices Note (1) |                     |                       |                                   |                  |  |  |  |  |  |
|--------------------------------------------------------|---------------------|-----------------------|-----------------------------------|------------------|--|--|--|--|--|
| Device                                                 |                     | IDCODE (32 Bits)      |                                   |                  |  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |
| EPF10K30E                                              | 0001                | 0001 0000 0011 0000   | 00001101110                       | 1                |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                 | 0001                | 0001 0000 0101 0000   | 00001101110                       | 1                |  |  |  |  |  |
| EPF10K100E                                             | 0010                | 0000 0001 0000 0000   | 00001101110                       | 1                |  |  |  |  |  |
| EPF10K130E                                             | 0001                | 0000 0001 0011 0000   | 00001101110                       | 1                |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                               | 0001                | 0000 0010 0000 0000   | 00001101110                       | 1                |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

### **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



## Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Symbol            | Parameter                  | Conditions                        | Min    | Max   | Unit  |
|-------------------|----------------------------|-----------------------------------|--------|-------|-------|
|                   | 1 di diffictor             | Conditions                        | 141111 | IVIGA | Oiiit |
| $V_{CCINT}$       | Supply voltage             | With respect to ground (2)        | -0.5   | 3.6   | V     |
| V <sub>CCIO</sub> |                            |                                   | -0.5   | 4.6   | V     |
| V <sub>I</sub>    | DC input voltage           |                                   | -2.0   | 5.75  | V     |
| I <sub>OUT</sub>  | DC output current, per pin |                                   | -25    | 25    | mA    |
| T <sub>STG</sub>  | Storage temperature        | No bias                           | -65    | 150   | ° C   |
| T <sub>AMB</sub>  | Ambient temperature        | Under bias                        | -65    | 135   | °C    |
| TJ                | Junction temperature       | PQFP, TQFP, BGA, and FineLine BGA |        | 135   | °C    |
|                   |                            | packages, under bias              |        |       |       |
|                   |                            | Ceramic PGA packages, under bias  |        | 150   | °C    |

| Symbol             | Parameter                                           | Conditions         | Min         | Max               | Unit |
|--------------------|-----------------------------------------------------|--------------------|-------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |
| VI                 | Input voltage                                       | (5)                | -0.5        | 5.75              | V    |
| Vo                 | Output voltage                                      |                    | 0           | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use | 0           | 70                | ° C  |
|                    |                                                     | For industrial use | -40         | 85                | ° C  |
| T <sub>J</sub>     | Operating temperature                               | For commercial use | 0           | 85                | ° C  |
|                    |                                                     | For industrial use | -40         | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                    |             | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                    |             | 40                | ns   |

|                    | 1. 2.5-V EPF10K30E, EPF10K50S,<br>nended Operating Conditions | EPF10K100E, EPF10K13 | 30E & EPF10K20   | 00S Device        |      |
|--------------------|---------------------------------------------------------------|----------------------|------------------|-------------------|------|
| Symbol             | Parameter                                                     | Conditions           | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers           | (3), (4)             | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation            | (3), (4)             | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation            | (3), (4)             | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>I</sub>     | Input voltage                                                 | (5)                  | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                                |                      | 0                | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                           | For commercial use   | 0                | 70                | ° C  |
|                    |                                                               | For industrial use   | -40              | 85                | ° C  |
| TJ                 | Operating temperature                                         | For commercial use   | 0                | 85                | ° C  |
|                    |                                                               | For industrial use   | -40              | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                               |                      |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                               |                      |                  | 40                | ns   |

| Symbol            | Parameter                                   | Conditions                                                                          | Min                              | Тур | Max                                 | Unit |
|-------------------|---------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------|-----|-------------------------------------|------|
| V <sub>IH</sub>   | High-level input voltage                    |                                                                                     | 1.7, 0.5 × V <sub>CCIO</sub> (8) |     | 5.75                                | V    |
| V <sub>IL</sub>   | Low-level input voltage                     |                                                                                     | -0.5                             |     | 0.8,<br>0.3 × V <sub>CCIO</sub> (8) | V    |
| V <sub>OH</sub>   | 3.3-V high-level TTL output voltage         | $I_{OH} = -8 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$                    | 2.4                              |     |                                     | V    |
|                   | 3.3-V high-level CMOS output voltage        | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$                  | V <sub>CCIO</sub> – 0.2          |     |                                     | V    |
|                   | 3.3-V high-level PCI output voltage         | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V } (9)$ | 0.9 × V <sub>CCIO</sub>          |     |                                     | V    |
|                   | 2.5-V high-level output voltage             | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$                  | 2.1                              |     |                                     | V    |
|                   |                                             | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$                    | 2.0                              |     |                                     | V    |
|                   |                                             | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$                    | 1.7                              |     |                                     | V    |
| OL                | 3.3-V low-level TTL output voltage          | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)                      |                                  |     | 0.45                                | V    |
|                   | 3.3-V low-level CMOS output voltage         | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)                     |                                  |     | 0.2                                 | V    |
|                   | 3.3-V low-level PCI output voltage          | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(10)          |                                  |     | 0.1 × V <sub>CCIO</sub>             | V    |
|                   | 2.5-V low-level output voltage              | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                     |                                  |     | 0.2                                 | V    |
|                   |                                             | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                       |                                  |     | 0.4                                 | V    |
|                   |                                             | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                       |                                  |     | 0.7                                 | V    |
| I <sub>I</sub>    | Input pin leakage current                   | $V_I = V_{CCIOmax}$ to 0 V (11)                                                     | -10                              |     | 10                                  | μA   |
| I <sub>OZ</sub>   | Tri-stated I/O pin leakage current          | $V_O = V_{CCIOmax}$ to 0 V (11)                                                     | -10                              |     | 10                                  | μA   |
| I <sub>CC0</sub>  | V <sub>CC</sub> supply current (standby)    | V <sub>I</sub> = ground, no load, no toggling inputs                                |                                  | 5   |                                     | mA   |
|                   |                                             | V <sub>I</sub> = ground, no load, no toggling inputs (12)                           |                                  | 10  |                                     | mA   |
| R <sub>CONF</sub> | Value of I/O pin pull-                      | V <sub>CCIO</sub> = 3.0 V (13)                                                      | 20                               |     | 50                                  | k¾   |
|                   | up resistor before and during configuration | V <sub>CCIO</sub> = 2.3 V (13)                                                      | 30                               |     | 80                                  | k¾   |

Figure 25. FLEX 10KE Device LE Timing Model



Figure 26. FLEX 10KE Device IOE Timing Model



Figure 27. FLEX 10KE Device EAB Timing Model



| Table 28. Inte           | rconnect Timing Microparameters Note (1)                                                                             |            |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|------------|
| Symbol                   | Parameter                                                                                                            | Conditions |
| t <sub>DIN2IOE</sub>     | Delay from dedicated input pin to IOE control input                                                                  | (7)        |
| t <sub>DIN2LE</sub>      | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |
| t <sub>DCLK2IOE</sub>    | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |
| t <sub>DCLK2LE</sub>     | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |
| t <sub>DIN2DATA</sub>    | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |
| t <sub>SAMELAB</sub>     | Routing delay for an LE driving another LE in the same LAB                                                           |            |
| t <sub>SAMEROW</sub>     | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |
| t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |
| t <sub>DIFFROW</sub>     | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |
| t <sub>TWOROWS</sub>     | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |
| t <sub>LEPERIPH</sub>    | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |
| t <sub>LABCARRY</sub>    | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |
| t <sub>LABCASC</sub>     | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |

| Table 29. External Timing Parameters |                                                                                                |            |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |  |  |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |  |  |  |
| tоитсо                               | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |  |  |  |

| Table 30. External Bidirectional Timing Parameters Note (9) |                                                                                             |            |  |  |  |  |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                      | Parameter                                                                                   | Conditions |  |  |  |  |
| <sup>t</sup> INSUBIDIR                                      | Setup time for bi-directional pins with global clock at same-row or same-column LE register |            |  |  |  |  |
| t <sub>INHBIDIR</sub>                                       | Hold time for bidirectional pins with global clock at same-row or same-column LE register   |            |  |  |  |  |
| t <sub>INH</sub>                                            | Hold time with global clock at IOE register                                                 |            |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                     | Clock-to-output delay for bidirectional pins with global clock at IOE register              | C1 = 35 pF |  |  |  |  |
| t <sub>XZBIDIR</sub>                                        | Synchronous IOE output buffer disable delay                                                 | C1 = 35 pF |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                        | Synchronous IOE output buffer enable delay, slow slew rate= off                             | C1 = 35 pF |  |  |  |  |

#### Notes to tables:

- (1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- (2) Operating conditions: VCCIO =  $3.3 \text{ V} \pm 10\%$  for commercial or industrial use.
- (3) Operating conditions: VCCIO = 2.5 V  $\pm 5\%$  for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices.
- (4) Operating conditions: VCCIO = 3.3 V.
- (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (8) Contact Altera Applications for test circuit specifications and test conditions.
- (9) This timing parameter is sample-tested only.
- (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2.

| Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2) Note (1) |                |     |         |         |         |         |      |
|------------------------------------------------------------------------------|----------------|-----|---------|---------|---------|---------|------|
| Symbol                                                                       | -1 Speed Grade |     | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|                                                                              | Min            | Max | Min     | Max     | Min     | Max     |      |
| $t_H$                                                                        | 0.9            |     | 1.1     |         | 1.5     |         | ns   |
| t <sub>PRE</sub>                                                             |                | 0.5 |         | 0.6     |         | 0.8     | ns   |
| t <sub>CLR</sub>                                                             |                | 0.5 |         | 0.6     |         | 0.8     | ns   |
| t <sub>CH</sub>                                                              | 2.0            |     | 2.5     |         | 3.0     |         | ns   |
| $t_{CL}$                                                                     | 2.0            |     | 2.5     |         | 3.0     |         | ns   |

| Table 60. EPF10K200E Device IOE Timing Microparameters Note (1) |                |     |         |                |     |          |      |
|-----------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|
| Symbol                                                          | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                 | Min            | Max | Min     | Max            | Min | Max      |      |
| $t_{IOD}$                                                       |                | 1.6 |         | 1.9            |     | 2.6      | ns   |
| $t_{IOC}$                                                       |                | 0.3 |         | 0.3            |     | 0.5      | ns   |
| t <sub>IOCO</sub>                                               |                | 1.6 |         | 1.9            |     | 2.6      | ns   |
| t <sub>IOCOMB</sub>                                             |                | 0.5 |         | 0.6            |     | 0.8      | ns   |
| t <sub>IOSU</sub>                                               | 0.8            |     | 0.9     |                | 1.2 |          | ns   |
| t <sub>IOH</sub>                                                | 0.7            |     | 0.8     |                | 1.1 |          | ns   |
| t <sub>IOCLR</sub>                                              |                | 0.2 |         | 0.2            |     | 0.3      | ns   |
| t <sub>OD1</sub>                                                |                | 0.6 |         | 0.7            |     | 0.9      | ns   |
| t <sub>OD2</sub>                                                |                | 0.1 |         | 0.2            |     | 0.7      | ns   |
| t <sub>OD3</sub>                                                |                | 2.5 |         | 3.0            |     | 3.9      | ns   |
| $t_{XZ}$                                                        |                | 4.4 |         | 5.3            |     | 7.1      | ns   |
| t <sub>ZX1</sub>                                                |                | 4.4 |         | 5.3            |     | 7.1      | ns   |
| $t_{ZX2}$                                                       |                | 3.9 |         | 4.8            |     | 6.9      | ns   |
| $t_{ZX3}$                                                       |                | 6.3 |         | 7.6            |     | 10.1     | ns   |
| t <sub>INREG</sub>                                              |                | 4.8 |         | 5.7            |     | 7.7      | ns   |
| t <sub>IOFD</sub>                                               |                | 1.5 |         | 1.8            |     | 2.4      | ns   |
| t <sub>INCOMB</sub>                                             |                | 1.5 |         | 1.8            |     | 2.4      | ns   |

| Table 64. EPF10    | K200E Extern   | al Timing Pa | arameters      | Notes (1), | (2)            |      |      |
|--------------------|----------------|--------------|----------------|------------|----------------|------|------|
| Symbol             | -1 Speed Grade |              | -2 Speed Grade |            | -3 Speed Grade |      | Unit |
|                    | Min            | Max          | Min            | Max        | Min            | Max  |      |
| t <sub>DRR</sub>   |                | 10.0         |                | 12.0       |                | 16.0 | ns   |
| t <sub>INSU</sub>  | 2.8            |              | 3.4            |            | 4.4            |      | ns   |
| t <sub>INH</sub>   | 0.0            |              | 0.0            |            | 0.0            |      | ns   |
| t <sub>оитсо</sub> | 2.0            | 4.5          | 2.0            | 5.3        | 2.0            | 7.8  | ns   |
| t <sub>PCISU</sub> | 3.0            |              | 6.2            |            | -              |      | ns   |
| t <sub>PCIH</sub>  | 0.0            |              | 0.0            |            | -              |      | ns   |
| t <sub>PCICO</sub> | 2.0            | 6.0          | 2.0            | 8.9        | -              | -    | ns   |

| Table 65. EPF10K200E External Bidirectional Timing Parameters Notes (1), (2) |                |     |                |     |                |      |      |  |  |
|------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|--|
| Symbol                                                                       | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |  |
|                                                                              | Min            | Max | Min            | Max | Min            | Max  |      |  |  |
| t <sub>INSUBIDIR</sub>                                                       | 3.0            |     | 4.0            |     | 5.5            |      | ns   |  |  |
| t <sub>INHBIDIR</sub>                                                        | 0.0            |     | 0.0            |     | 0.0            |      | ns   |  |  |
| t <sub>OUTCOBIDIR</sub>                                                      | 2.0            | 4.5 | 2.0            | 5.3 | 2.0            | 7.8  | ns   |  |  |
| t <sub>XZBIDIR</sub>                                                         |                | 8.1 |                | 9.5 |                | 13.0 | ns   |  |  |
| t <sub>ZXBIDIR</sub>                                                         |                | 8.1 |                | 9.5 |                | 13.0 | ns   |  |  |

### Notes to tables:

- (1) All timing parameters are described in Tables 24 through 30 in this data sheet.
- (2) These parameters are specified by characterization.

Tables 66 through 79 show EPF10K50S and EPF10K200S device external timing parameters.

| Table 66. EPF10K50S Device LE Timing Microparameters (Part 1 of 2) Note (1) |         |                                        |     |         |      |     |    |  |  |
|-----------------------------------------------------------------------------|---------|----------------------------------------|-----|---------|------|-----|----|--|--|
| Symbol                                                                      | -1 Spec | ed Grade -2 Speed Grade -3 Speed Grade |     | d Grade | Unit |     |    |  |  |
|                                                                             | Min     | Max                                    | Min | Max     | Min  | Max |    |  |  |
| $t_{LUT}$                                                                   |         | 0.6                                    |     | 0.8     |      | 1.1 | ns |  |  |
| t <sub>CLUT</sub>                                                           |         | 0.5                                    |     | 0.6     |      | 0.8 | ns |  |  |
| t <sub>RLUT</sub>                                                           |         | 0.6                                    |     | 0.7     |      | 0.9 | ns |  |  |
| t <sub>PACKED</sub>                                                         |         | 0.2                                    |     | 0.3     |      | 0.4 | ns |  |  |
| $t_{EN}$                                                                    |         | 0.6                                    |     | 0.7     |      | 0.9 | ns |  |  |
| t <sub>CICO</sub>                                                           |         | 0.1                                    |     | 0.1     |      | 0.1 | ns |  |  |
| t <sub>CGEN</sub>                                                           |         | 0.4                                    |     | 0.5     |      | 0.6 | ns |  |  |

| Table 69. EPF10K50S Device EAB Internal Timing Macroparameters Note (1) |                |     |                |     |                |     |      |
|-------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                         | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>                                                      |                | 3.7 |                | 5.2 |                | 7.0 | ns   |
| t <sub>EABRCCOMB</sub>                                                  | 3.7            |     | 5.2            |     | 7.0            |     | ns   |
| t <sub>EABRCREG</sub>                                                   | 3.5            |     | 4.9            |     | 6.6            |     | ns   |
| t <sub>EABWP</sub>                                                      | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>EABWCCOMB</sub>                                                  | 4.5            |     | 6.3            |     | 8.6            |     | ns   |
| t <sub>EABWCREG</sub>                                                   | 5.6            |     | 7.8            |     | 10.6           |     | ns   |
| $t_{EABDD}$                                                             |                | 3.8 |                | 5.3 |                | 7.2 | ns   |
| t <sub>EABDATACO</sub>                                                  |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABDATASU</sub>                                                  | 1.1            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>                                                   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>                                                    | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABWEH</sub>                                                     | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABWDSU</sub>                                                    | 1.2            |     | 1.7            |     | 2.2            |     | ns   |
| t <sub>EABWDH</sub>                                                     | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>                                                    | 1.6            |     | 2.3            |     | 3.0            |     | ns   |
| t <sub>EABWAH</sub>                                                     | 0.9            |     | 1.2            |     | 1.8            |     | ns   |
| $t_{EABWO}$                                                             |                | 3.1 |                | 4.3 |                | 5.9 | ns   |

| Table 70. EPF10          | K50S Device    | Interconnec | t Timing Mi    | croparamete | ers Note       | (1) |      |
|--------------------------|----------------|-------------|----------------|-------------|----------------|-----|------|
| Symbol                   | -1 Speed Grade |             | -2 Speed Grade |             | -3 Speed Grade |     | Unit |
|                          | Min            | Max         | Min            | Max         | Min            | Max |      |
| t <sub>DIN2IOE</sub>     |                | 3.1         |                | 3.7         |                | 4.6 | ns   |
| t <sub>DIN2LE</sub>      |                | 1.7         |                | 2.1         |                | 2.7 | ns   |
| t <sub>DIN2DATA</sub>    |                | 2.7         |                | 3.1         |                | 5.1 | ns   |
| t <sub>DCLK2IOE</sub>    |                | 1.6         |                | 1.9         |                | 2.6 | ns   |
| t <sub>DCLK2LE</sub>     |                | 1.7         |                | 2.1         |                | 2.7 | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1         |                | 0.1         |                | 0.2 | ns   |
| t <sub>SAMEROW</sub>     |                | 1.5         |                | 1.7         |                | 2.4 | ns   |
| t <sub>SAME</sub> COLUMN |                | 1.0         |                | 1.3         |                | 2.1 | ns   |
| t <sub>DIFFROW</sub>     |                | 2.5         |                | 3.0         |                | 4.5 | ns   |
| t <sub>TWOROWS</sub>     |                | 4.0         |                | 4.7         |                | 6.9 | ns   |
| t <sub>LEPERIPH</sub>    |                | 2.6         |                | 2.9         |                | 3.4 | ns   |
| t <sub>LABCARRY</sub>    |                | 0.1         |                | 0.2         |                | 0.2 | ns   |
| t <sub>LABCASC</sub>     |                | 0.8         |                | 1.0         |                | 1.3 | ns   |

## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information.

### Revision History

The information contained in the *FLEX 10KE Embedded Programmable Logic Data Sheet* version 2.5 supersedes information published in previous versions.

### Version 2.5

The following changes were made to the *FLEX 10KE Embedded Programmable Logic Data Sheet* version 2.5:

- Note (1) added to Figure 23.
- Text added to "I/O Element" section on page 34.
- Updated Table 22.

### Version 2.4

The following changes were made to the *FLEX 10KE Embedded Programmable Logic Data Sheet* version 2.4: updated text on page 34 and page 63.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



