



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 624                                                           |
| Number of Logic Elements/Cells | 4992                                                          |
| Total RAM Bits                 | 49152                                                         |
| Number of I/O                  | 338                                                           |
| Number of Gates                | 257000                                                        |
| Voltage - Supply               | 2.375V ~ 2.625V                                               |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | -40°C ~ 85°C (TA)                                             |
| Package / Case                 | 484-BBGA                                                      |
| Supplier Device Package        | 484-FBGA (23x23)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k100efi484-3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800
- Flexible package options
  - Available in a variety of packages with 144 to 672 pins, including the innovative FineLine BGA<sup>TM</sup> packages (see Tables 3 and 4)
  - SameFrame<sup>™</sup> pin-out compatibility between FLEX 10KA and FLEX 10KE devices across a range of device densities and pin counts
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

| Table 3. FLEX | Table 3. FLEX 10KE Package Options & I/O Pin CountNotes (1), (2) |                 |                         |                            |                |                            |                |                |                            |  |  |
|---------------|------------------------------------------------------------------|-----------------|-------------------------|----------------------------|----------------|----------------------------|----------------|----------------|----------------------------|--|--|
| Device        | 144-Pin<br>TQFP                                                  | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |  |
| EPF10K30E     | 102                                                              | 147             |                         | 176                        |                | 220                        |                |                | 220 (3)                    |  |  |
| EPF10K50E     | 102                                                              | 147             | 189                     | 191                        |                | 254                        |                |                | 254 (3)                    |  |  |
| EPF10K50S     | 102                                                              | 147             | 189                     | 191                        | 220            | 254                        |                |                | 254 (3)                    |  |  |
| EPF10K100E    |                                                                  | 147             | 189                     | 191                        | 274            | 338                        |                |                | 338 (3)                    |  |  |
| EPF10K130E    |                                                                  |                 | 186                     |                            | 274            | 369                        |                | 424            | 413                        |  |  |
| EPF10K200E    |                                                                  |                 |                         |                            |                |                            | 470            | 470            | 470                        |  |  |
| EPF10K200S    |                                                                  |                 | 182                     |                            | 274            | 369                        | 470            | 470            | 470                        |  |  |

#### Notes:

- (1) FLEX 10KE device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), pin-grid array (PGA), and ball-grid array (BGA) packages.
- (2) Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When planning device migration, use the I/O pins that are common to all devices.
- (3) This option is supported with a 484-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin, 484-pin, and 672-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |  |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|--|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |  |
| Area (mm²)                                                                                       | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |  |
| $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6 × 34.6             | 17×17                      | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |  |

# General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging.

Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device.

FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation.

FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device.

| Peripheral<br>Control Signal | EPF10K100E | EPF10K130E | EPF10K200E<br>EPF10K200S |
|------------------------------|------------|------------|--------------------------|
| OE0                          | Row A      | Row C      | Row G                    |
| OE1                          | Row C      | Row E      | Row I                    |
| OE2                          | Row E      | Row G      | Row K                    |
| OE3                          | Row L      | Row N      | Row R                    |
| OE4                          | Row I      | Row K      | Row O                    |
| OE5                          | Row K      | Row M      | Row Q                    |
| CLKENA0/CLK0/GLOBAL0         | Row F      | Row H      | Row L                    |
| CLKENA1/OE6/GLOBAL1          | Row D      | Row F      | Row J                    |
| CLKENA2/CLR0                 | Row B      | Row D      | Row H                    |
| CLKENA3/OE7/GLOBAL2          | Row H      | Row J      | Row N                    |
| CLKENA4/CLR1                 | Row J      | Row L      | Row P                    |
| CLKENA5/CLK1/GLOBAL3         | Row G      | Row I      | Row M                    |

Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code> in Tables 8 and 9. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus, which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

The chip-wide output enable pin is an active-high pin ( $DEV_OE$ ) that can be used to tri-state all pins on the device. This option can be set in the Altera software. On EPF10K50E and EPF10K200E devices, the built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin.

# ClockLock & ClockBoost Features

To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support ClockLock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit.

The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used.

### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

Figure 19. Specifications for Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



| Symbol                | Parameter                                                               | Condition            | Min | Тур | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| $t_R$                 | Input rise time                                                         |                      |     |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                         |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>   | Input duty cycle                                                        |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1) |                      | 25  |     | 75         | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2) |                      | 16  |     | 37.5       | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the MAX+PLUS II software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)           |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                      | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                       | generated clock (4)                                                     | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock or<br>ClockBoost-generated clock               |                      | 40  | 50  | 60         | %    |

#### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation. The maximum value for  $t_{IITTER}$  is 200 ps if  $t_{INCLKSTB}$  is lower than 50 ps.

# I/O Configuration

This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for FLEX 10KE devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{\rm CCIO}$  to a different voltage than  $V_{\rm CCINT}.$  Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V  $V_{\rm CCINT}$  level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

| Table 14. FLEX 10KE MultiVolt I/O Support |                                    |              |              |              |          |          |  |  |
|-------------------------------------------|------------------------------------|--------------|--------------|--------------|----------|----------|--|--|
| V <sub>CCIO</sub> (V)                     | Input Signal (V) Output Signal (V) |              |              |              |          |          |  |  |
|                                           | 2.5                                | 3.3          | 5.0          | 2.5          | 3.3      | 5.0      |  |  |
| 2.5                                       | ✓                                  | <b>√</b> (1) | <b>√</b> (1) | ✓            |          |          |  |  |
| 3.3                                       | <b>✓</b>                           | <b>✓</b>     | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b> | <b>✓</b> |  |  |

#### Notes:

- (1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .
- (2) When  $V_{\rm CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor.

## Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user.

Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1)



#### Note:

These are transient (AC) currents.

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay ( $t_{CO}$ )
- Interconnect delay ( $t_{SAMEROW}$ )
- LE look-up table delay  $(t_{LUT})$
- LE register setup time  $(t_{SI})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

| Table 27. EAB           | B Timing Macroparameters Note (1), (6)                                                  |            |  |  |  |  |  |
|-------------------------|-----------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                  | Parameter                                                                               | Conditions |  |  |  |  |  |
| t <sub>EABAA</sub>      | EAB address access delay                                                                |            |  |  |  |  |  |
| t <sub>EABRCCOMB</sub>  | EAB asynchronous read cycle time                                                        |            |  |  |  |  |  |
| t <sub>EABRCREG</sub>   | EAB synchronous read cycle time                                                         |            |  |  |  |  |  |
| t <sub>EABWP</sub>      | EAB write pulse width                                                                   |            |  |  |  |  |  |
| t <sub>EABWCCOMB</sub>  | EAB asynchronous write cycle time                                                       |            |  |  |  |  |  |
| t <sub>EABWCREG</sub>   | EAB synchronous write cycle time                                                        |            |  |  |  |  |  |
| t <sub>EABDD</sub>      | EAB data-in to data-out valid delay                                                     |            |  |  |  |  |  |
| t <sub>EABDATA</sub> CO | EAB clock-to-output delay when using output registers                                   |            |  |  |  |  |  |
| t <sub>EABDATASU</sub>  | EAB data/address setup time before clock when using input register                      |            |  |  |  |  |  |
| t <sub>EABDATAH</sub>   | EAB data/address hold time after clock when using input register                        |            |  |  |  |  |  |
| t <sub>EABWESU</sub>    | EAB WE setup time before clock when using input register                                |            |  |  |  |  |  |
| t <sub>EABWEH</sub>     | EAB WE hold time after clock when using input register                                  |            |  |  |  |  |  |
| t <sub>EABWDSU</sub>    | EAB data setup time before falling edge of write pulse when not using input registers   |            |  |  |  |  |  |
| t <sub>EABWDH</sub>     | EAB data hold time after falling edge of write pulse when not using input registers     |            |  |  |  |  |  |
| t <sub>EABWASU</sub>    | EAB address setup time before rising edge of write pulse when not using input registers |            |  |  |  |  |  |
| t <sub>EABWAH</sub>     | EAB address hold time after falling edge of write pulse when not using input registers  |            |  |  |  |  |  |
| t <sub>EABWO</sub>      | EAB write enable to data output valid delay                                             |            |  |  |  |  |  |

| Table 28. Inte           | rconnect Timing Microparameters Note (1)                                                                             |            |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|------------|
| Symbol                   | Parameter                                                                                                            | Conditions |
| t <sub>DIN2IOE</sub>     | Delay from dedicated input pin to IOE control input                                                                  | (7)        |
| t <sub>DIN2LE</sub>      | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |
| t <sub>DCLK2IOE</sub>    | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |
| t <sub>DCLK2LE</sub>     | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |
| t <sub>DIN2DATA</sub>    | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |
| t <sub>SAMELAB</sub>     | Routing delay for an LE driving another LE in the same LAB                                                           |            |
| t <sub>SAMEROW</sub>     | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |
| t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |
| t <sub>DIFFROW</sub>     | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |
| t <sub>TWOROWS</sub>     | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |
| t <sub>LEPERIPH</sub>    | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |
| t <sub>LABCARRY</sub>    | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |
| t <sub>LABCASC</sub>     | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |

| Table 29. External Timing Parameters |                                                                                                |            |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |  |  |  |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |  |  |  |  |
| tоитсо                               | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |  |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |  |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |  |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |  |  |  |  |

| Table 30. External Bidirectional Timing Parameters Note (9) |                                                                                             |            |  |  |  |  |  |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                                                      | Parameter                                                                                   | Conditions |  |  |  |  |  |
| <sup>t</sup> INSUBIDIR                                      | Setup time for bi-directional pins with global clock at same-row or same-column LE register |            |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                       | Hold time for bidirectional pins with global clock at same-row or same-column LE register   |            |  |  |  |  |  |
| t <sub>INH</sub>                                            | Hold time with global clock at IOE register                                                 |            |  |  |  |  |  |
| <sup>t</sup> OUTCOBIDIR                                     | Clock-to-output delay for bidirectional pins with global clock at IOE register              | C1 = 35 pF |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                        | Synchronous IOE output buffer disable delay                                                 | C1 = 35 pF |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                        | Synchronous IOE output buffer enable delay, slow slew rate= off                             | C1 = 35 pF |  |  |  |  |  |

#### Notes to tables:

- Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- (2) Operating conditions: VCCIO =  $3.3 \text{ V} \pm 10\%$  for commercial or industrial use.
- (3) Operating conditions: VCCIO =  $2.5 \text{ V} \pm 5\%$  for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices.
- (4) Operating conditions: VCCIO = 3.3 V.
- (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (8) Contact Altera Applications for test circuit specifications and test conditions.
- (9) This timing parameter is sample-tested only.
- (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2.

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|------------------------|---------|---------|---------|---------|---------|----------|------|
|                        | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>EABDATA1</sub>  |         | 1.7     |         | 2.0     |         | 2.3      | ns   |
| t <sub>EABDATA1</sub>  |         | 0.6     |         | 0.7     |         | 0.8      | ns   |
| t <sub>EABWE1</sub>    |         | 1.1     |         | 1.3     |         | 1.4      | ns   |
| t <sub>EABWE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |
| t <sub>EABRE1</sub>    |         | 0.8     |         | 0.9     |         | 1.0      | ns   |
| t <sub>EABRE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |
| t <sub>EABCLK</sub>    |         | 0.0     |         | 0.0     |         | 0.0      | ns   |
| t <sub>EABCO</sub>     |         | 0.3     |         | 0.3     |         | 0.4      | ns   |
| t <sub>EABBYPASS</sub> |         | 0.5     |         | 0.6     |         | 0.7      | ns   |
| t <sub>EABSU</sub>     | 0.9     |         | 1.0     |         | 1.2     |          | ns   |
| t <sub>EABH</sub>      | 0.4     |         | 0.4     |         | 0.5     |          | ns   |
| t <sub>EABCLR</sub>    | 0.3     |         | 0.3     |         | 0.3     |          | ns   |
| $t_{AA}$               |         | 3.2     |         | 3.8     |         | 4.4      | ns   |
| $t_{WP}$               | 2.5     |         | 2.9     |         | 3.3     |          | ns   |
| $t_{RP}$               | 0.9     |         | 1.1     |         | 1.2     |          | ns   |
| t <sub>WDSU</sub>      | 0.9     |         | 1.0     |         | 1.1     |          | ns   |
| t <sub>WDH</sub>       | 0.1     |         | 0.1     |         | 0.1     |          | ns   |
| t <sub>WASU</sub>      | 1.7     |         | 2.0     |         | 2.3     |          | ns   |
| t <sub>WAH</sub>       | 1.8     |         | 2.1     |         | 2.4     |          | ns   |
| t <sub>RASU</sub>      | 3.1     |         | 3.7     |         | 4.2     |          | ns   |
| t <sub>RAH</sub>       | 0.2     |         | 0.2     |         | 0.2     |          | ns   |
| t <sub>WO</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |
| t <sub>DD</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |
| t <sub>EABOUT</sub>    |         | 0.5     |         | 0.6     |         | 0.7      | ns   |
| t <sub>EABCH</sub>     | 1.5     |         | 2.0     |         | 2.3     |          | ns   |
| t <sub>EABCL</sub>     | 2.5     |         | 2.9     |         | 3.3     |          | ns   |

| Table 34. EPF10K30E Device EAB Internal Timing Macroparameters Note (1) |         |         |                |     |                |     |      |  |  |
|-------------------------------------------------------------------------|---------|---------|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                  | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                         | Min     | Max     | Min            | Max | Min            | Max |      |  |  |
| t <sub>EABAA</sub>                                                      |         | 6.4     |                | 7.6 |                | 8.8 | ns   |  |  |
| t <sub>EABRCOMB</sub>                                                   | 6.4     |         | 7.6            |     | 8.8            |     | ns   |  |  |
| t <sub>EABRCREG</sub>                                                   | 4.4     |         | 5.1            |     | 6.0            |     | ns   |  |  |
| t <sub>EABWP</sub>                                                      | 2.5     |         | 2.9            |     | 3.3            |     | ns   |  |  |
| t <sub>EABWCOMB</sub>                                                   | 6.0     |         | 7.0            |     | 8.0            |     | ns   |  |  |
| t <sub>EABWCREG</sub>                                                   | 6.8     |         | 7.8            |     | 9.0            |     | ns   |  |  |
| t <sub>EABDD</sub>                                                      |         | 5.7     |                | 6.7 |                | 7.7 | ns   |  |  |
| $t_{EABDATACO}$                                                         |         | 0.8     |                | 0.9 |                | 1.1 | ns   |  |  |
| t <sub>EABDATASU</sub>                                                  | 1.5     |         | 1.7            |     | 2.0            |     | ns   |  |  |
| t <sub>EABDATAH</sub>                                                   | 0.0     |         | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWESU</sub>                                                    | 1.3     |         | 1.4            |     | 1.7            |     | ns   |  |  |
| t <sub>EABWEH</sub>                                                     | 0.0     |         | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWDSU</sub>                                                    | 1.5     |         | 1.7            |     | 2.0            |     | ns   |  |  |
| t <sub>EABWDH</sub>                                                     | 0.0     |         | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWASU</sub>                                                    | 3.0     |         | 3.6            |     | 4.3            |     | ns   |  |  |
| t <sub>EABWAH</sub>                                                     | 0.5     |         | 0.5            |     | 0.4            |     | ns   |  |  |
| t <sub>EABWO</sub>                                                      |         | 5.1     |                | 6.0 |                | 6.8 | ns   |  |  |

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

|                     | OK 130E Device LE Timing Microparameters Note (1) |     |         |                |     |          |      |  |
|---------------------|---------------------------------------------------|-----|---------|----------------|-----|----------|------|--|
| Symbol              | -1 Speed Grade                                    |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |
|                     | Min                                               | Max | Min     | Max            | Min | Max      |      |  |
| $t_{LUT}$           |                                                   | 0.6 |         | 0.9            |     | 1.3      | ns   |  |
| t <sub>CLUT</sub>   |                                                   | 0.6 |         | 0.8            |     | 1.0      | ns   |  |
| t <sub>RLUT</sub>   |                                                   | 0.7 |         | 0.9            |     | 0.2      | ns   |  |
| t <sub>PACKED</sub> |                                                   | 0.3 |         | 0.5            |     | 0.6      | ns   |  |
| t <sub>EN</sub>     |                                                   | 0.2 |         | 0.3            |     | 0.4      | ns   |  |
| t <sub>CICO</sub>   |                                                   | 0.1 |         | 0.1            |     | 0.2      | ns   |  |
| t <sub>CGEN</sub>   |                                                   | 0.4 |         | 0.6            |     | 0.8      | ns   |  |
| t <sub>CGENR</sub>  |                                                   | 0.1 |         | 0.1            |     | 0.2      | ns   |  |
| t <sub>CASC</sub>   |                                                   | 0.6 |         | 0.9            |     | 1.2      | ns   |  |
| $t_{\mathbb{C}}$    |                                                   | 0.3 |         | 0.5            |     | 0.6      | ns   |  |
| $t_{CO}$            |                                                   | 0.5 |         | 0.7            |     | 0.8      | ns   |  |
| t <sub>COMB</sub>   |                                                   | 0.3 |         | 0.5            |     | 0.6      | ns   |  |
| t <sub>SU</sub>     | 0.5                                               |     | 0.7     |                | 0.8 |          | ns   |  |
| $t_H$               | 0.6                                               |     | 0.7     |                | 1.0 |          | ns   |  |
| t <sub>PRE</sub>    |                                                   | 0.9 |         | 1.2            |     | 1.6      | ns   |  |
| t <sub>CLR</sub>    |                                                   | 0.9 |         | 1.2            |     | 1.6      | ns   |  |
| t <sub>CH</sub>     | 1.5                                               |     | 1.5     |                | 2.5 |          | ns   |  |
| $t_{CL}$            | 1.5                                               |     | 1.5     |                | 2.5 |          | ns   |  |

| Symbol               | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                      | Min            | Max | Min            | Max | Min            | Max |      |
| $t_{IOD}$            |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>     |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>ioco</sub>    |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>I</sub> OCOMB |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| iosu                 | 1.0            |     | 1.2            |     | 1.6            |     | ns   |
| t <sub>IOH</sub>     | 0.9            |     | 0.9            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| OD1                  |                | 2.8 |                | 4.1 |                | 5.5 | ns   |
| $t_{OD2}$            |                | 2.8 |                | 4.1 |                | 5.5 | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| EABWE1                 |                | 1.4 |                | 1.7 |                | 2.3 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0   |                | 0   |                | 0   | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>AA</sub>        |                | 3.1 |                | 3.7 |                | 4.9 | ns   |
| $t_{WP}$               | 3.3            |     | 4.0            |     | 5.3            |     | ns   |
| $t_{RP}$               | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| twosu                  | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| <sup>t</sup> wasu      | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>WAH</sub>       | 2.1            |     | 2.5            |     | 3.3            |     | ns   |
| t <sub>RASU</sub>      | 2.2            |     | 2.6            |     | 3.5            |     | ns   |
| $t_{RAH}$              | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| <sup>t</sup> wo        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| $t_{DD}$               |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| EABCL                  | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

| Table 62. EPF10K      | 200E Device    | EAB Interna | al Timing Ma | acroparame    | ters (Part 1 | <b>of 2)</b> No | te (1) |
|-----------------------|----------------|-------------|--------------|---------------|--------------|-----------------|--------|
| Symbol                | -1 Speed Grade |             | -2 Spee      | 2 Speed Grade |              | d Grade         | Unit   |
|                       | Min            | Max         | Min          | Max           | Min          | Max             |        |
| t <sub>EABAA</sub>    |                | 5.1         |              | 6.4           |              | 8.4             | ns     |
| t <sub>EABRCOMB</sub> | 5.1            |             | 6.4          |               | 8.4          |                 | ns     |
| t <sub>EABRCREG</sub> | 4.8            |             | 5.7          |               | 7.6          |                 | ns     |
| t <sub>EABWP</sub>    | 3.3            |             | 4.0          |               | 5.3          |                 | ns     |

| Symbol                 | -1 Spec | -1 Speed Grade |     | -2 Speed Grade |     | d Grade | Unit |
|------------------------|---------|----------------|-----|----------------|-----|---------|------|
|                        | Min     | Max            | Min | Max            | Min | Max     |      |
| t <sub>DRR</sub>       |         | 8.0            |     | 9.5            |     | 12.5    | ns   |
| t <sub>INSU</sub> (2)  | 2.4     |                | 2.9 |                | 3.9 |         | ns   |
| t <sub>INH</sub> (2)   | 0.0     |                | 0.0 |                | 0.0 |         | ns   |
| t <sub>оитсо</sub> (2) | 2.0     | 4.3            | 2.0 | 5.2            | 2.0 | 7.3     | ns   |
| t <sub>INSU</sub> (3)  | 2.4     |                | 2.9 |                |     |         | ns   |
| t <sub>INH</sub> (3)   | 0.0     |                | 0.0 |                |     |         | ns   |
| t <sub>оитсо</sub> (3) | 0.5     | 3.3            | 0.5 | 4.1            |     |         | ns   |
| t <sub>PCISU</sub>     | 2.4     |                | 2.9 |                | _   |         | ns   |
| t <sub>PCIH</sub>      | 0.0     |                | 0.0 |                | _   |         | ns   |
| t <sub>PCICO</sub>     | 2.0     | 6.0            | 2.0 | 7.7            | _   | -       | ns   |

| Symbol                     | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|----------------------------|----------------|-----|---------|----------------|-----|----------|------|
|                            | Min            | Max | Min     | Max            | Min | Max      |      |
| t <sub>INSUBIDIR</sub> (2) | 2.7            |     | 3.2     |                | 4.3 |          | ns   |
| t <sub>INHBIDIR</sub> (2)  | 0.0            |     | 0.0     |                | 0.0 |          | ns   |
| t <sub>INHBIDIR</sub> (3)  | 0.0            |     | 0.0     |                | -   |          | ns   |
| t <sub>INSUBIDIR</sub> (3) | 3.7            |     | 4.2     |                | -   |          | ns   |
| toutcobidir (2)            | 2.0            | 4.5 | 2.0     | 5.2            | 2.0 | 7.3      | ns   |
| t <sub>XZBIDIR</sub> (2)   |                | 6.8 |         | 7.8            |     | 10.1     | ns   |
| t <sub>ZXBIDIR</sub> (2)   |                | 6.8 |         | 7.8            |     | 10.1     | ns   |
| toutcobidir (3)            | 0.5            | 3.5 | 0.5     | 4.2            | -   | -        |      |
| xzbidir (3)                |                | 6.8 |         | 8.4            |     | -        | ns   |
| t <sub>ZXBIDIR</sub> (3)   |                | 6.8 |         | 8.4            |     | _        | ns   |

### Notes to tables:

- All timing parameters are described in Tables 24 through 30. This parameter is measured without use of the ClockLock or ClockBoost circuits.
- This parameter is measured with use of the ClockLock or ClockBoost circuits (3)

| Table 73. EPF10I    | K200S Devic    | e Internal & | External Tii | ming Parame    | eters N | ote (1)  |      |
|---------------------|----------------|--------------|--------------|----------------|---------|----------|------|
| Symbol              | -1 Speed Grade |              | -2 Spee      | -2 Speed Grade |         | ed Grade | Unit |
|                     | Min            | Max          | Min          | Max            | Min     | Max      |      |
| $t_{LUT}$           |                | 0.7          |              | 0.8            |         | 1.2      | ns   |
| t <sub>CLUT</sub>   |                | 0.4          |              | 0.5            |         | 0.6      | ns   |
| t <sub>RLUT</sub>   |                | 0.5          |              | 0.7            |         | 0.9      | ns   |
| t <sub>PACKED</sub> |                | 0.4          |              | 0.5            |         | 0.7      | ns   |
| $t_{EN}$            |                | 0.6          |              | 0.5            |         | 0.6      | ns   |
| $t_{CICO}$          |                | 0.1          |              | 0.2            |         | 0.3      | ns   |
| t <sub>CGEN</sub>   |                | 0.3          |              | 0.4            |         | 0.6      | ns   |
| t <sub>CGENR</sub>  |                | 0.1          |              | 0.2            |         | 0.3      | ns   |
| $t_{CASC}$          |                | 0.7          |              | 0.8            |         | 1.2      | ns   |
| $t_{\mathbb{C}}$    |                | 0.5          |              | 0.6            |         | 0.8      | ns   |
| $t_{\rm CO}$        |                | 0.5          |              | 0.6            |         | 0.8      | ns   |
| t <sub>COMB</sub>   |                | 0.3          |              | 0.6            |         | 0.8      | ns   |
| $t_{SU}$            | 0.4            |              | 0.6          |                | 0.7     |          | ns   |
| t <sub>H</sub>      | 1.0            |              | 1.1          |                | 1.5     |          | ns   |
| t <sub>PRE</sub>    |                | 0.4          |              | 0.6            |         | 0.8      | ns   |
| $t_{CLR}$           |                | 0.5          |              | 0.6            |         | 0.8      | ns   |
| t <sub>CH</sub>     | 2.0            |              | 2.5          |                | 3.0     |          | ns   |
| $t_{CL}$            | 2.0            |              | 2.5          |                | 3.0     |          | ns   |

| Table 74. EPF10I    | K200S Device   | e IOE Timing | n Micropara    | meters (Par | t 1 of 2)      | Note (1) |      |
|---------------------|----------------|--------------|----------------|-------------|----------------|----------|------|
| Symbol              | -1 Speed Grade |              | -2 Speed Grade |             | -3 Speed Grade |          | Unit |
|                     | Min            | Max          | Min            | Max         | Min            | Max      |      |
| $t_{IOD}$           |                | 1.8          |                | 1.9         |                | 2.6      | ns   |
| t <sub>IOC</sub>    |                | 0.3          |                | 0.3         |                | 0.5      | ns   |
| t <sub>IOCO</sub>   |                | 1.7          |                | 1.9         |                | 2.6      | ns   |
| t <sub>IOCOMB</sub> |                | 0.5          |                | 0.6         |                | 0.8      | ns   |
| t <sub>IOSU</sub>   | 0.8            |              | 0.9            |             | 1.2            |          | ns   |
| t <sub>IOH</sub>    | 0.4            |              | 0.8            |             | 1.1            |          | ns   |
| t <sub>IOCLR</sub>  |                | 0.2          |                | 0.2         |                | 0.3      | ns   |
| t <sub>OD1</sub>    |                | 1.3          |                | 0.7         |                | 0.9      | ns   |
| t <sub>OD2</sub>    |                | 0.8          |                | 0.2         |                | 0.4      | ns   |
| t <sub>OD3</sub>    |                | 2.9          |                | 3.0         |                | 3.9      | ns   |
| $t_{XZ}$            |                | 5.0          |                | 5.3         |                | 7.1      | ns   |
| t <sub>ZX1</sub>    |                | 5.0          |                | 5.3         |                | 7.1      | ns   |

| Table 74. EPF10k    | (200S Device | e IOE Timing | Microparar     | neters (Par | t 2 of 2)      | Vote (1) |      |
|---------------------|--------------|--------------|----------------|-------------|----------------|----------|------|
| Symbol              | -1 Spee      | d Grade      | -2 Speed Grade |             | -3 Speed Grade |          | Unit |
|                     | Min          | Max          | Min            | Max         | Min            | Max      |      |
| $t_{ZX2}$           |              | 4.5          |                | 4.8         |                | 6.6      | ns   |
| $t_{ZX3}$           |              | 6.6          |                | 7.6         |                | 10.1     | ns   |
| t <sub>INREG</sub>  |              | 3.7          |                | 5.7         |                | 7.7      | ns   |
| t <sub>IOFD</sub>   |              | 1.8          |                | 3.4         |                | 4.0      | ns   |
| t <sub>INCOMB</sub> |              | 1.8          |                | 3.4         |                | 4.0      | ns   |

| Symbol                 | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|------------------------|---------|----------|---------|---------|---------|----------|------|
|                        | Min     | Max      | Min     | Max     | Min     | Max      |      |
| t <sub>EABDATA1</sub>  |         | 1.8      |         | 2.4     |         | 3.2      | ns   |
| t <sub>EABDATA1</sub>  |         | 0.4      |         | 0.5     |         | 0.6      | ns   |
| t <sub>EABWE1</sub>    |         | 1.1      |         | 1.7     |         | 2.3      | ns   |
| t <sub>EABWE2</sub>    |         | 0.0      |         | 0.0     |         | 0.0      | ns   |
| t <sub>EABRE1</sub>    |         | 0        |         | 0       |         | 0        | ns   |
| t <sub>EABRE2</sub>    |         | 0.4      |         | 0.5     |         | 0.6      | ns   |
| t <sub>EABCLK</sub>    |         | 0.0      |         | 0.0     |         | 0.0      | ns   |
| t <sub>EABCO</sub>     |         | 0.8      |         | 0.9     |         | 1.2      | ns   |
| t <sub>EABBYPASS</sub> |         | 0.0      |         | 0.1     |         | 0.1      | ns   |
| t <sub>EABSU</sub>     | 0.7     |          | 1.1     |         | 1.5     |          | ns   |
| t <sub>EABH</sub>      | 0.4     |          | 0.5     |         | 0.6     |          | ns   |
| t <sub>EABCLR</sub>    | 0.8     |          | 0.9     |         | 1.2     |          | ns   |
| t <sub>AA</sub>        |         | 2.1      |         | 3.7     |         | 4.9      | ns   |
| $t_{WP}$               | 2.1     |          | 4.0     |         | 5.3     |          | ns   |
| t <sub>RP</sub>        | 1.1     |          | 1.1     |         | 1.5     |          | ns   |
| t <sub>WDSU</sub>      | 0.5     |          | 1.1     |         | 1.5     |          | ns   |
| t <sub>WDH</sub>       | 0.1     |          | 0.1     |         | 0.1     |          | ns   |
| t <sub>WASU</sub>      | 1.1     |          | 1.6     |         | 2.1     |          | ns   |
| t <sub>WAH</sub>       | 1.6     |          | 2.5     |         | 3.3     |          | ns   |
| t <sub>RASU</sub>      | 1.6     |          | 2.6     |         | 3.5     |          | ns   |
| t <sub>RAH</sub>       | 0.1     |          | 0.1     |         | 0.2     |          | ns   |
| t <sub>wo</sub>        |         | 2.0      |         | 2.4     |         | 3.2      | ns   |
| t <sub>DD</sub>        |         | 2.0      |         | 2.4     |         | 3.2      | ns   |
| t <sub>EABOUT</sub>    |         | 0.0      |         | 0.1     |         | 0.1      | ns   |
| t <sub>EABCH</sub>     | 1.5     |          | 2.0     |         | 2.5     |          | ns   |
| t <sub>EABCL</sub>     | 2.1     |          | 2.8     |         | 3.8     |          | ns   |



Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 2 of 2)

# Configuration & Operation

The FLEX 10KE architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

## **Operating Modes**

The FLEX 10KE architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as  $V_{CC}$  rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10KE POR time does not exceed 50  $\mu s$ .

When configuring with a configuration device, refer to the respective configuration device data sheet for POR timing information.