# E·XFL

#### Altera - EPF10K100EQC208-2N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                 |
|--------------------------------|-----------------------------------------------------------------|
| Product Status                 | Active                                                          |
| Number of LABs/CLBs            | 624                                                             |
| Number of Logic Elements/Cells | -                                                               |
| Total RAM Bits                 | -                                                               |
| Number of I/O                  | 147                                                             |
| Number of Gates                | -                                                               |
| Voltage - Supply               | 2.375V ~ 2.625V                                                 |
| Mounting Type                  | Surface Mount                                                   |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                 |
| Package / Case                 | 208-BFQFP                                                       |
| Supplier Device Package        | 208-PQFP (28x28)                                                |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epf10k100eqc208-2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging.

Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and datatransformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device.

FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation.

FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.



#### Figure 4. FLEX 10KE Device in Single-Port RAM Mode

#### Note:

(1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 104 EAB local interconnect channels.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock.

#### Figure 7. FLEX 10KE LAB



#### Notes:

- (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26.
- (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34.

#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

#### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### Asynchronous Load with Clear

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.



#### Figure 13. FLEX 10KE LAB Connections to Row & Column Interconnect

#### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

#### Figure 19. Specifications for Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10     | KE Multi     | /olt I/O Su  | pport |                      |              |              |
|-----------------------|--------------|--------------|-------|----------------------|--------------|--------------|
| V <sub>CCIO</sub> (V) | In           | put Signal   | (V)   | Out                  | out Signal   | I (V)        |
|                       | 2.5          | 3.3          | 5.0   | 2.5                  | 3.3          | 5.0          |
| 2.5                   | $\checkmark$ | ✓(1)         | ✓(1)  | <ul> <li></li> </ul> |              |              |
| 3.3                   | ~            | $\checkmark$ | ✓(1)  | <b>√</b> (2)         | $\checkmark$ | $\checkmark$ |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

#### Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user. Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

#### Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Sumbol            | Parameter                                      | Min    | Max   | Unit |
|-------------------|------------------------------------------------|--------|-------|------|
| Symbol            | Parameter                                      | IVIIII | IVIAX | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100    |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50     |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50     |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20     |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45     |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |        | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |        | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |        | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20     |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45     |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |        | 35    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |        | 35    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |        | 35    | ns   |

### **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

#### Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



## Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Table 1            | 9. FLEX 10KE 2.5-V Device A | Absolute Maximum Ratings Note (1)                      |      |      |      |
|--------------------|-----------------------------|--------------------------------------------------------|------|------|------|
| Symbol             | Parameter                   | Conditions                                             | Min  | Max  | Unit |
| V <sub>CCINT</sub> | Supply voltage              | With respect to ground (2)                             | -0.5 | 3.6  | V    |
| V <sub>CCIO</sub>  |                             |                                                        | -0.5 | 4.6  | V    |
| VI                 | DC input voltage            |                                                        | -2.0 | 5.75 | V    |
| IOUT               | DC output current, per pin  |                                                        | -25  | 25   | mA   |
| T <sub>STG</sub>   | Storage temperature         | No bias                                                | -65  | 150  | °C   |
| T <sub>AMB</sub>   | Ambient temperature         | Under bias                                             | -65  | 135  | °C   |
| Τ <sub>J</sub>     | Junction temperature        | PQFP, TQFP, BGA, and FineLine BGA packages, under bias |      | 135  | ° C  |
|                    |                             | Ceramic PGA packages, under bias                       |      | 150  | °C   |

| Table 20           | 0. 2.5-V EPF10K50E & EPF10K200                         | E Device Recommended | Operating Con | ditions           |      |
|--------------------|--------------------------------------------------------|----------------------|---------------|-------------------|------|
| Symbol             | Parameter                                              | Conditions           | Min           | Мах               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers | (3), (4)             | 2.30 (2.30)   | 2.70 (2.70)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation     | (3), (4)             | 3.00 (3.00)   | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation     | (3), (4)             | 2.30 (2.30)   | 2.70 (2.70)       | V    |
| VI                 | Input voltage                                          | (5)                  | -0.5          | 5.75              | V    |
| Vo                 | Output voltage                                         |                      | 0             | V <sub>CCIO</sub> | V    |
| Τ <sub>A</sub>     | Ambient temperature                                    | For commercial use   | 0             | 70                | °C   |
|                    |                                                        | For industrial use   | -40           | 85                | °C   |
| TJ                 | Operating temperature                                  | For commercial use   | 0             | 85                | °C   |
|                    |                                                        | For industrial use   | -40           | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                        |                      |               | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                        |                      |               | 40                | ns   |

# *Table 21. 2.5-V EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E & EPF10K200S Device Recommended Operating Conditions*

| Symbol             | Parameter                                           | Conditions         | Min              | Мах               | Unit |
|--------------------|-----------------------------------------------------|--------------------|------------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| VI                 | Input voltage                                       | (5)                | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                      |                    | 0                | V <sub>CCIO</sub> | V    |
| Τ <sub>A</sub>     | Ambient temperature                                 | For commercial use | 0                | 70                | °C   |
|                    |                                                     | For industrial use | -40              | 85                | °C   |
| TJ                 | Operating temperature                               | For commercial use | 0                | 85                | °C   |
|                    |                                                     | For industrial use | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                    |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                    |                  | 40                | ns   |



Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model



#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                 | Parameter                                                              | Conditions |
|------------------------|------------------------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input                   |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                      |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                      |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                         |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                       |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                          |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                               |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                                     |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                                  |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                                   |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                                     |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay                   |            |
| t <sub>AA</sub>        | Address access delay (including the read enable to output delay)       |            |
| t <sub>WP</sub>        | Write pulse width                                                      |            |
| t <sub>RP</sub>        | Read pulse width                                                       |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse                     | (5)        |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse                       | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse                   | (5)        |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse                    | (5)        |
| t <sub>RASU</sub>      | Address setup time with respect to the falling edge of the read enable |            |
| t <sub>RAH</sub>       | Address hold time with respect to the falling edge of the read enable  |            |
| t <sub>WO</sub>        | Write enable to data output valid delay                                |            |
| t <sub>DD</sub>        | Data-in to data-out valid delay                                        |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                         |            |
| t <sub>EABCH</sub>     | Clock high time                                                        |            |
| t <sub>EABCL</sub>     | Clock low time                                                         |            |

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|------------------------|---------|---------|---------|---------|---------|----------|------|
|                        | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>EABDATA1</sub>  |         | 1.7     |         | 2.0     |         | 2.3      | ns   |
| t <sub>EABDATA1</sub>  |         | 0.6     |         | 0.7     |         | 0.8      | ns   |
| t <sub>EABWE1</sub>    |         | 1.1     |         | 1.3     |         | 1.4      | ns   |
| t <sub>EABWE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |
| t <sub>EABRE1</sub>    |         | 0.8     |         | 0.9     |         | 1.0      | ns   |
| t <sub>EABRE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |
| t <sub>EABCLK</sub>    |         | 0.0     |         | 0.0     |         | 0.0      | ns   |
| t <sub>EABCO</sub>     |         | 0.3     |         | 0.3     |         | 0.4      | ns   |
| t <sub>EABBYPASS</sub> |         | 0.5     |         | 0.6     |         | 0.7      | ns   |
| t <sub>EABSU</sub>     | 0.9     |         | 1.0     |         | 1.2     |          | ns   |
| t <sub>EABH</sub>      | 0.4     |         | 0.4     |         | 0.5     |          | ns   |
| t <sub>EABCLR</sub>    | 0.3     |         | 0.3     |         | 0.3     |          | ns   |
| t <sub>AA</sub>        |         | 3.2     |         | 3.8     |         | 4.4      | ns   |
| t <sub>WP</sub>        | 2.5     |         | 2.9     |         | 3.3     |          | ns   |
| t <sub>RP</sub>        | 0.9     |         | 1.1     |         | 1.2     |          | ns   |
| t <sub>WDSU</sub>      | 0.9     |         | 1.0     |         | 1.1     |          | ns   |
| t <sub>WDH</sub>       | 0.1     |         | 0.1     |         | 0.1     |          | ns   |
| t <sub>WASU</sub>      | 1.7     |         | 2.0     |         | 2.3     |          | ns   |
| t <sub>WAH</sub>       | 1.8     |         | 2.1     |         | 2.4     |          | ns   |
| t <sub>RASU</sub>      | 3.1     |         | 3.7     |         | 4.2     |          | ns   |
| t <sub>RAH</sub>       | 0.2     |         | 0.2     |         | 0.2     |          | ns   |
| t <sub>WO</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |
| t <sub>DD</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |
| t <sub>EABOUT</sub>    |         | 0.5     |         | 0.6     |         | 0.7      | ns   |
| t <sub>EABCH</sub>     | 1.5     |         | 2.0     |         | 2.3     |          | ns   |
| t <sub>EABCL</sub>     | 2.5     |         | 2.9     |         | 3.3     |          | ns   |

| Symbol                  | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-------------------------|---------|---------|----------------|-----|----------------|-----|------|
|                         | Min     | Max     | Min            | Max | Min            | Max |      |
| t <sub>DIN2IOE</sub>    |         | 1.8     |                | 2.4 |                | 2.9 | ns   |
| t <sub>DIN2LE</sub>     |         | 1.5     |                | 1.8 |                | 2.4 | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.5     |                | 1.8 |                | 2.2 | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.2     |                | 2.6 |                | 3.0 | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.5     |                | 1.8 |                | 2.4 | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1     |                | 0.2 |                | 0.3 | ns   |
| t <sub>SAMEROW</sub>    |         | 2.0     |                | 2.4 |                | 2.7 | ns   |
| t <sub>SAMECOLUMN</sub> |         | 0.7     |                | 1.0 |                | 0.8 | ns   |
| t <sub>DIFFROW</sub>    |         | 2.7     |                | 3.4 |                | 3.5 | ns   |
| t <sub>TWOROWS</sub>    |         | 4.7     |                | 5.8 |                | 6.2 | ns   |
| t <sub>LEPERIPH</sub>   |         | 2.7     |                | 3.4 |                | 3.8 | ns   |
| t <sub>LABCARRY</sub>   |         | 0.3     |                | 0.4 |                | 0.5 | ns   |
| t <sub>LABCASC</sub>    |         | 0.8     |                | 0.8 |                | 1.1 | ns   |

| Symbol                            | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |
|-----------------------------------|---------|----------------|-----|----------------|-----|----------|------|
|                                   | Min     | Max            | Min | Max            | Min | Max      |      |
| t <sub>DRR</sub>                  |         | 8.0            |     | 9.5            |     | 12.5     | ns   |
| t <sub>INSU</sub> (3)             | 2.1     |                | 2.5 |                | 3.9 |          | ns   |
| t <sub>INH</sub> (3)              | 0.0     |                | 0.0 |                | 0.0 |          | ns   |
| <sup>t</sup> оитсо <sup>(3)</sup> | 2.0     | 4.9            | 2.0 | 5.9            | 2.0 | 7.6      | ns   |
| t <sub>INSU</sub> (4)             | 1.1     |                | 1.5 |                | -   |          | ns   |
| t <sub>INH</sub> (4)              | 0.0     |                | 0.0 |                | -   |          | ns   |
| t <sub>оитсо</sub> (4)            | 0.5     | 3.9            | 0.5 | 4.9            | -   | -        | ns   |
| t <sub>PCISU</sub>                | 3.0     |                | 4.2 |                | -   |          | ns   |
| t <sub>PCIH</sub>                 | 0.0     |                | 0.0 |                | -   |          | ns   |
| t <sub>PCICO</sub>                | 2.0     | 6.0            | 2.0 | 7.5            | _   | -        | ns   |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|--------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                    | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>CGENR</sub> |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>CASC</sub>  |                | 0.6 |                | 0.9 |                | 1.2 | ns   |
| t <sub>C</sub>     |                | 0.8 |                | 1.0 |                | 1.4 | ns   |
| t <sub>CO</sub>    |                | 0.6 |                | 0.8 |                | 1.1 | ns   |
| t <sub>COMB</sub>  |                | 0.4 |                | 0.5 |                | 0.7 | ns   |
| t <sub>SU</sub>    | 0.4            |     | 0.6            |     | 0.7            |     | ns   |
| t <sub>H</sub>     | 0.5            |     | 0.7            |     | 0.9            |     | ns   |
| t <sub>PRE</sub>   |                | 0.8 |                | 1.0 |                | 1.4 | ns   |
| t <sub>CLR</sub>   |                | 0.8 |                | 1.0 |                | 1.4 | ns   |
| t <sub>CH</sub>    | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>CL</sub>    | 1.5            |     | 2.0            |     | 2.5            |     | ns   |

| Symbol              | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|---------|----------|----------------|-----|----------------|-----|------|
|                     | Min     | Мах      | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |         | 1.7      |                | 2.0 |                | 2.6 | ns   |
| t <sub>IOC</sub>    |         | 0.0      |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOCO</sub>   |         | 1.4      |                | 1.6 |                | 2.1 | ns   |
| t <sub>IOCOMB</sub> |         | 0.5      |                | 0.7 |                | 0.9 | ns   |
| t <sub>IOSU</sub>   | 0.8     |          | 1.0            |     | 1.3            |     | ns   |
| t <sub>IOH</sub>    | 0.7     |          | 0.9            |     | 1.2            |     | ns   |
| t <sub>IOCLR</sub>  |         | 0.5      |                | 0.7 |                | 0.9 | ns   |
| t <sub>OD1</sub>    |         | 3.0      |                | 4.2 |                | 5.6 | ns   |
| t <sub>OD2</sub>    |         | 3.0      |                | 4.2 |                | 5.6 | ns   |
| t <sub>OD3</sub>    |         | 4.0      |                | 5.5 |                | 7.3 | ns   |
| t <sub>XZ</sub>     |         | 3.5      |                | 4.6 |                | 6.1 | ns   |
| t <sub>ZX1</sub>    |         | 3.5      |                | 4.6 |                | 6.1 | ns   |
| t <sub>ZX2</sub>    |         | 3.5      |                | 4.6 |                | 6.1 | ns   |
| t <sub>ZX3</sub>    |         | 4.5      |                | 5.9 |                | 7.8 | ns   |
| t <sub>INREG</sub>  |         | 2.0      |                | 2.6 |                | 3.5 | ns   |
| t <sub>IOFD</sub>   |         | 0.5      |                | 0.8 |                | 1.2 | ns   |
| t <sub>INCOMB</sub> |         | 0.5      |                | 0.8 |                | 1.2 | ns   |

Г

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABWE1</sub>    |                | 1.4 |                | 1.7 |                | 2.3 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0   |                | 0   |                | 0   | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>AA</sub>        |                | 3.1 |                | 3.7 |                | 4.9 | ns   |
| t <sub>WP</sub>        | 3.3            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>RP</sub>        | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDSU</sub>      | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| t <sub>WASU</sub>      | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>WAH</sub>       | 2.1            |     | 2.5            |     | 3.3            |     | ns   |
| t <sub>RASU</sub>      | 2.2            |     | 2.6            |     | 3.5            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>DD</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 3.3            |     | 4.0            |     | 5.3            | İ   | ns   |

Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2)

| Note | (1) |
|------|-----|
|      | (1) |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|-----------------------|----------------|-----|----------------|-----|---------|---------|------|
|                       | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>EABAA</sub>    |                | 5.1 |                | 6.4 |         | 8.4     | ns   |
| t <sub>EABRCOMB</sub> | 5.1            |     | 6.4            |     | 8.4     |         | ns   |
| t <sub>EABRCREG</sub> | 4.8            |     | 5.7            |     | 7.6     |         | ns   |
| t <sub>EABWP</sub>    | 3.3            |     | 4.0            |     | 5.3     |         | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>EABWCOMB</sub>  | 6.7            |     | 8.1            |     | 10.7           |     | ns   |
| t <sub>EABWCREG</sub>  | 6.6            |     | 8.0            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>     |                | 4.0 |                | 5.1 |                | 6.7 | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 1.0 |                | 1.3 | ns   |
| t <sub>EABDATASU</sub> | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>   | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABWEH</sub>    | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABWDSU</sub>   | 1.5            |     | 1.8            |     | 2.4            |     | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>   | 3.0            |     | 3.6            |     | 4.7            |     | ns   |
| t <sub>EABWAH</sub>    | 0.4            |     | 0.5            |     | 0.7            |     | ns   |
| t <sub>EABWO</sub>     |                | 3.4 |                | 4.4 |                | 5.8 | ns   |

 Table 63. EPF10K200E Device Interconnect Timing Microparameters
 Note (1)

| Symbol                  | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Speed Grade |      | Unit |
|-------------------------|---------|----------|---------|---------|----------------|------|------|
|                         | Min     | Max      | Min     | Max     | Min            | Max  |      |
| t <sub>DIN2IOE</sub>    |         | 4.2      |         | 4.6     |                | 5.7  | ns   |
| t <sub>DIN2LE</sub>     |         | 1.7      |         | 1.7     |                | 2.0  | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.9      |         | 2.1     |                | 3.0  | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.5      |         | 2.9     |                | 4.0  | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.7      |         | 1.7     |                | 2.0  | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1      |         | 0.1     |                | 0.2  | ns   |
| t <sub>SAMEROW</sub>    |         | 2.3      |         | 2.6     |                | 3.6  | ns   |
| t <sub>SAMECOLUMN</sub> |         | 2.5      |         | 2.7     |                | 4.1  | ns   |
| t <sub>DIFFROW</sub>    |         | 4.8      |         | 5.3     |                | 7.7  | ns   |
| t <sub>TWOROWS</sub>    |         | 7.1      |         | 7.9     |                | 11.3 | ns   |
| t <sub>LEPERIPH</sub>   |         | 7.0      |         | 7.6     |                | 9.0  | ns   |
| t <sub>LABCARRY</sub>   |         | 0.1      |         | 0.1     |                | 0.2  | ns   |
| t <sub>LABCASC</sub>    |         | 0.9      |         | 1.0     |                | 1.4  | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA2</sub>  |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>EABWE1</sub>    |                | 1.0 |                | 1.4 |                | 1.9 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0.0 |                | 0.0 |                | 0.0 |      |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.6 |                | 0.8 |      |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABSU</sub>     | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 1.1            |     | 1.5            |     |      |
| t <sub>AA</sub>        |                | 2.0 |                | 2.8 |                | 3.8 | ns   |
| t <sub>WP</sub>        | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.4            |     | 1.9            |     |      |
| t <sub>WDSU</sub>      | 0.5            |     | 0.7            |     | 0.9            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| twasu                  | 1.0            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>WAH</sub>       | 1.5            |     | 2.1            |     | 2.9            |     | ns   |
| t <sub>RASU</sub>      | 1.5            |     | 2.1            |     | 2.8            |     |      |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     |      |
| t <sub>WO</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>DD</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>LUT</sub>    |                | 0.7 |                | 0.8 |                | 1.2 | ns   |
| t <sub>CLUT</sub>   |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>RLUT</sub>   |                | 0.5 |                | 0.7 |                | 0.9 | ns   |
| t <sub>PACKED</sub> |                | 0.4 |                | 0.5 |                | 0.7 | ns   |
| t <sub>EN</sub>     |                | 0.6 |                | 0.5 |                | 0.6 | ns   |
| tcico               |                | 0.1 |                | 0.2 |                | 0.3 | ns   |
| t <sub>CGEN</sub>   |                | 0.3 |                | 0.4 |                | 0.6 | ns   |
| t <sub>CGENR</sub>  |                | 0.1 |                | 0.2 |                | 0.3 | ns   |
| t <sub>CASC</sub>   |                | 0.7 |                | 0.8 |                | 1.2 | ns   |
| t <sub>C</sub>      |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| <sup>t</sup> co     |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| tсомв               |                | 0.3 |                | 0.6 |                | 0.8 | ns   |
| t <sub>SU</sub>     | 0.4            |     | 0.6            |     | 0.7            |     | ns   |
| tн                  | 1.0            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>PRE</sub>    |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>CLR</sub>    |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| <sup>t</sup> CH     | 2.0            |     | 2.5            |     | 3.0            |     | ns   |
| ĊL                  | 2.0            |     | 2.5            |     | 3.0            |     | ns   |

 Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2)
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.8 |                | 1.9 |                | 2.6 | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.3 |                | 0.5 | ns   |
| t <sub>IOCO</sub>   |                | 1.7 |                | 1.9 |                | 2.6 | ns   |
| t <sub>IOCOMB</sub> |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>IOSU</sub>   | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>IOH</sub>    | 0.4            |     | 0.8            |     | 1.1            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.2 |                | 0.2 |                | 0.3 | ns   |
| t <sub>OD1</sub>    |                | 1.3 |                | 0.7 |                | 0.9 | ns   |
| t <sub>OD2</sub>    |                | 0.8 |                | 0.2 |                | 0.4 | ns   |
| t <sub>OD3</sub>    |                | 2.9 |                | 3.0 |                | 3.9 | ns   |
| t <sub>XZ</sub>     |                | 5.0 |                | 5.3 |                | 7.1 | ns   |
| t <sub>ZX1</sub>    |                | 5.0 |                | 5.3 |                | 7.1 | ns   |