# E·XFL

# Intel - EPF10K100EQC208-3 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 624                                                          |
| Number of Logic Elements/Cells | 4992                                                         |
| Total RAM Bits                 | 49152                                                        |
| Number of I/O                  | 147                                                          |
| Number of Gates                | 257000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 208-BFQFP                                                    |
| Supplier Device Package        | 208-PQFP (28x28)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k100eqc208-3 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |
| Area (mm <sup>2</sup> )                                                                          | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |

# General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

# Functional Description

Each FLEX 10KE device contains an enhanced embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a four-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10KE devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 0.9 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 3.0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

When used as RAM, each EAB can be configured in any of the following sizes:  $256 \times 16$ ,  $512 \times 8$ ,  $1,024 \times 4$ , or  $2,048 \times 2$  (see Figure 5).



Larger blocks of RAM are created by combining multiple EABs. For example, two  $256 \times 16$  RAM blocks can be combined to form a  $256 \times 32$  block; two  $512 \times 8$  RAM blocks can be combined to form a  $512 \times 16$  block (see Figure 6).





If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. The Altera software automatically combines EABs to meet a designer's RAM specifications.

The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE.

The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

# Carry Chain

The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains.

Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from oddnumbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB.

# FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13). Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).



The values for m and n are provided in Table 11.



#### Table 11 lists the FLEX 10KE column-to-IOE interconnect resources.

| Table 11. FLEX 10KE Column-to-IOE Interconnect Resources |                         |                             |  |  |  |  |
|----------------------------------------------------------|-------------------------|-----------------------------|--|--|--|--|
| Device                                                   | Channels per Column (n) | Column Channels per Pin (m) |  |  |  |  |
| EPF10K30E                                                | 24                      | 16                          |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                   | 24                      | 16                          |  |  |  |  |
| EPF10K100E                                               | 24                      | 16                          |  |  |  |  |
| EPF10K130E                                               | 32                      | 24                          |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                 | 48                      | 40                          |  |  |  |  |

# ClockLock & ClockBoost Features

To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support Clock-Lock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit.

The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used.

| Table 17. 32-            | Note (1)            |                       |                                      |                         |  |  |  |
|--------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|
| Device                   |                     | IDCODE (32 Bits)      |                                      |                         |  |  |  |
|                          | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |
| EPF10K30E                | 0001                | 0001 0000 0011 0000   | 00001101110                          | 1                       |  |  |  |
| EPF10K50E<br>EPF10K50S   | 0001                | 0001 0000 0101 0000   | 00001101110                          | 1                       |  |  |  |
| EPF10K100E               | 0010                | 0000 0001 0000 0000   | 00001101110                          | 1                       |  |  |  |
| EPF10K130E               | 0001                | 0000 0001 0011 0000   | 00001101110                          | 1                       |  |  |  |
| EPF10K200E<br>EPF10K200S | 0001                | 0000 0010 0000 0000   | 00001101110                          | 1                       |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

# Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Table 18. FLEX 10KE JTAG Timing Parameters & Values |                                                |     |     |      |  |  |  |
|-----------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|
| Symbol                                              | Parameter                                      | Min | Мах | Unit |  |  |  |
| t <sub>JCP</sub>                                    | TCK clock period                               | 100 |     | ns   |  |  |  |
| t <sub>JCH</sub>                                    | TCK clock high time                            | 50  |     | ns   |  |  |  |
| t <sub>JCL</sub>                                    | TCK clock low time                             | 50  |     | ns   |  |  |  |
| t <sub>JPSU</sub>                                   | JTAG port setup time                           | 20  |     | ns   |  |  |  |
| t <sub>JPH</sub>                                    | JTAG port hold time                            | 45  |     | ns   |  |  |  |
| t <sub>JPCO</sub>                                   | JTAG port clock to output                      |     | 25  | ns   |  |  |  |
| t <sub>JPZX</sub>                                   | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |
| t <sub>JPXZ</sub>                                   | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |
| t <sub>JSSU</sub>                                   | Capture register setup time                    | 20  |     | ns   |  |  |  |
| t <sub>JSH</sub>                                    | Capture register hold time                     | 45  |     | ns   |  |  |  |
| t <sub>JSCO</sub>                                   | Update register clock to output                |     | 35  | ns   |  |  |  |
| t <sub>JSZX</sub>                                   | Update register high impedance to valid output |     | 35  | ns   |  |  |  |
| t <sub>JSXZ</sub>                                   | Update register valid output to high impedance |     | 35  | ns   |  |  |  |

| Table 23. FLEX 10KE Device Capacitance     Note (14) |                                             |                                     |     |     |      |  |  |  |
|------------------------------------------------------|---------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|
| Symbol                                               | Parameter                                   | Conditions                          | Min | Max | Unit |  |  |  |
| CIN                                                  | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |
| CINCLK                                               | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |
| C <sub>OUT</sub>                                     | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before  $V_{CCINT}$  and  $V_{CCIO}$  are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21.
  (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS
- signals. Additionally, the input buffers are 3.3-V PCI compliant when  $V_{CCIO}$  and  $V_{CCINT}$  meet the relationship shown in Figure 22.
- (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than  $V_{CCIO}$  by an external source.
- (14) Capacitance is sample-tested only.

Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device.



Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models.



Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model





Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols.

| Table 24. LE Timing Microparameters (Part 1 of 2)       Note (1) |                                                                              |           |  |  |  |
|------------------------------------------------------------------|------------------------------------------------------------------------------|-----------|--|--|--|
| Symbol                                                           | Parameter                                                                    | Condition |  |  |  |
| t <sub>LUT</sub>                                                 | LUT delay for data-in                                                        |           |  |  |  |
| t <sub>CLUT</sub>                                                | LUT delay for carry-in                                                       |           |  |  |  |
| t <sub>RLUT</sub>                                                | LUT delay for LE register feedback                                           |           |  |  |  |
| t <sub>PACKED</sub>                                              | Data-in to packed register delay                                             |           |  |  |  |
| t <sub>EN</sub>                                                  | LE register enable delay                                                     |           |  |  |  |
| t <sub>CICO</sub>                                                | Carry-in to carry-out delay                                                  |           |  |  |  |
| t <sub>CGEN</sub>                                                | Data-in to carry-out delay                                                   |           |  |  |  |
| t <sub>CGENR</sub>                                               | LE register feedback to carry-out delay                                      |           |  |  |  |
| t <sub>CASC</sub>                                                | Cascade-in to cascade-out delay                                              |           |  |  |  |
| t <sub>C</sub>                                                   | LE register control signal delay                                             |           |  |  |  |
| t <sub>CO</sub>                                                  | LE register clock-to-output delay                                            |           |  |  |  |
| t <sub>COMB</sub>                                                | Combinatorial delay                                                          |           |  |  |  |
| t <sub>SU</sub>                                                  | LE register setup time for data and enable signals before clock; LE register |           |  |  |  |
|                                                                  | recovery time after asynchronous clear, preset, or load                      |           |  |  |  |
| t <sub>H</sub>                                                   | LE register hold time for data and enable signals after clock                |           |  |  |  |
| t <sub>PRE</sub>                                                 | LE register preset delay                                                     |           |  |  |  |

| Table 26. EAB Timing Microparameters     Note (1) |                                                                        |            |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------------|------------|--|--|--|
| Symbol                                            | Parameter                                                              | Conditions |  |  |  |
| t <sub>EABDATA1</sub>                             | Data or address delay to EAB for combinatorial input                   |            |  |  |  |
| t <sub>EABDATA2</sub>                             | Data or address delay to EAB for registered input                      |            |  |  |  |
| t <sub>EABWE1</sub>                               | Write enable delay to EAB for combinatorial input                      |            |  |  |  |
| t <sub>EABWE2</sub>                               | Write enable delay to EAB for registered input                         |            |  |  |  |
| t <sub>EABRE1</sub>                               | Read enable delay to EAB for combinatorial input                       |            |  |  |  |
| t <sub>EABRE2</sub>                               | Read enable delay to EAB for registered input                          |            |  |  |  |
| t <sub>EABCLK</sub>                               | EAB register clock delay                                               |            |  |  |  |
| t <sub>EABCO</sub>                                | EAB register clock-to-output delay                                     |            |  |  |  |
| t <sub>EABBYPASS</sub>                            | Bypass register delay                                                  |            |  |  |  |
| t <sub>EABSU</sub>                                | EAB register setup time before clock                                   |            |  |  |  |
| t <sub>EABH</sub>                                 | EAB register hold time after clock                                     |            |  |  |  |
| t <sub>EABCLR</sub>                               | EAB register asynchronous clear time to output delay                   |            |  |  |  |
| t <sub>AA</sub>                                   | Address access delay (including the read enable to output delay)       |            |  |  |  |
| t <sub>WP</sub>                                   | Write pulse width                                                      |            |  |  |  |
| t <sub>RP</sub>                                   | Read pulse width                                                       |            |  |  |  |
| t <sub>WDSU</sub>                                 | Data setup time before falling edge of write pulse                     | (5)        |  |  |  |
| t <sub>WDH</sub>                                  | Data hold time after falling edge of write pulse                       | (5)        |  |  |  |
| t <sub>WASU</sub>                                 | Address setup time before rising edge of write pulse                   | (5)        |  |  |  |
| t <sub>WAH</sub>                                  | Address hold time after falling edge of write pulse                    | (5)        |  |  |  |
| t <sub>RASU</sub>                                 | Address setup time with respect to the falling edge of the read enable |            |  |  |  |
| t <sub>RAH</sub>                                  | Address hold time with respect to the falling edge of the read enable  |            |  |  |  |
| t <sub>WO</sub>                                   | Write enable to data output valid delay                                |            |  |  |  |
| t <sub>DD</sub>                                   | Data-in to data-out valid delay                                        |            |  |  |  |
| t <sub>EABOUT</sub>                               | Data-out delay                                                         |            |  |  |  |
| t <sub>EABCH</sub>                                | Clock high time                                                        |            |  |  |  |
| t <sub>EABCL</sub>                                | Clock low time                                                         |            |  |  |  |

| Table 34. EPF10K30E Device EAB Internal Timing Macroparameters       Note (1) |         |          |         |          |         |          |      |  |
|-------------------------------------------------------------------------------|---------|----------|---------|----------|---------|----------|------|--|
| Symbol                                                                        | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |  |
|                                                                               | Min     | Max      | Min     | Max      | Min     | Мах      |      |  |
| t <sub>EABAA</sub>                                                            |         | 6.4      |         | 7.6      |         | 8.8      | ns   |  |
| t <sub>EABRCOMB</sub>                                                         | 6.4     |          | 7.6     |          | 8.8     |          | ns   |  |
| t <sub>EABRCREG</sub>                                                         | 4.4     |          | 5.1     |          | 6.0     |          | ns   |  |
| t <sub>EABWP</sub>                                                            | 2.5     |          | 2.9     |          | 3.3     |          | ns   |  |
| t <sub>EABWCOMB</sub>                                                         | 6.0     |          | 7.0     |          | 8.0     |          | ns   |  |
| t <sub>EABWCREG</sub>                                                         | 6.8     |          | 7.8     |          | 9.0     |          | ns   |  |
| t <sub>EABDD</sub>                                                            |         | 5.7      |         | 6.7      |         | 7.7      | ns   |  |
| t <sub>EABDATACO</sub>                                                        |         | 0.8      |         | 0.9      |         | 1.1      | ns   |  |
| t <sub>EABDATASU</sub>                                                        | 1.5     |          | 1.7     |          | 2.0     |          | ns   |  |
| t <sub>EABDATAH</sub>                                                         | 0.0     |          | 0.0     |          | 0.0     |          | ns   |  |
| t <sub>EABWESU</sub>                                                          | 1.3     |          | 1.4     |          | 1.7     |          | ns   |  |
| t <sub>EABWEH</sub>                                                           | 0.0     |          | 0.0     |          | 0.0     |          | ns   |  |
| t <sub>EABWDSU</sub>                                                          | 1.5     |          | 1.7     |          | 2.0     |          | ns   |  |
| t <sub>EABWDH</sub>                                                           | 0.0     |          | 0.0     |          | 0.0     |          | ns   |  |
| t <sub>EABWASU</sub>                                                          | 3.0     |          | 3.6     |          | 4.3     |          | ns   |  |
| t <sub>EABWAH</sub>                                                           | 0.5     |          | 0.5     |          | 0.4     |          | ns   |  |
| t <sub>EABWO</sub>                                                            |         | 5.1      |         | 6.0      |         | 6.8      | ns   |  |

| Table 47. EPF10K100E Device EAB Internal Microparameters       Note (1) |         |          |         |          |         |          |      |  |
|-------------------------------------------------------------------------|---------|----------|---------|----------|---------|----------|------|--|
| Symbol                                                                  | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |  |
|                                                                         | Min     | Max      | Min     | Max      | Min     | Мах      |      |  |
| t <sub>EABDATA1</sub>                                                   |         | 1.5      |         | 2.0      |         | 2.6      | ns   |  |
| t <sub>EABDATA1</sub>                                                   |         | 0.0      |         | 0.0      |         | 0.0      | ns   |  |
| t <sub>EABWE1</sub>                                                     |         | 1.5      |         | 2.0      |         | 2.6      | ns   |  |
| t <sub>EABWE2</sub>                                                     |         | 0.3      |         | 0.4      |         | 0.5      | ns   |  |
| t <sub>EABRE1</sub>                                                     |         | 0.3      |         | 0.4      |         | 0.5      | ns   |  |
| t <sub>EABRE2</sub>                                                     |         | 0.0      |         | 0.0      |         | 0.0      | ns   |  |
| t <sub>EABCLK</sub>                                                     |         | 0.0      |         | 0.0      |         | 0.0      | ns   |  |
| t <sub>EABCO</sub>                                                      |         | 0.3      |         | 0.4      |         | 0.5      | ns   |  |
| t <sub>EABBYPASS</sub>                                                  |         | 0.1      |         | 0.1      |         | 0.2      | ns   |  |
| t <sub>EABSU</sub>                                                      | 0.8     |          | 1.0     |          | 1.4     |          | ns   |  |
| t <sub>EABH</sub>                                                       | 0.1     |          | 0.1     |          | 0.2     |          | ns   |  |
| t <sub>EABCLR</sub>                                                     | 0.3     |          | 0.4     |          | 0.5     |          | ns   |  |
| t <sub>AA</sub>                                                         |         | 4.0      |         | 5.1      |         | 6.6      | ns   |  |
| t <sub>WP</sub>                                                         | 2.7     |          | 3.5     |          | 4.7     |          | ns   |  |
| t <sub>RP</sub>                                                         | 1.0     |          | 1.3     |          | 1.7     |          | ns   |  |
| t <sub>WDSU</sub>                                                       | 1.0     |          | 1.3     |          | 1.7     |          | ns   |  |
| t <sub>WDH</sub>                                                        | 0.2     |          | 0.2     |          | 0.3     |          | ns   |  |
| t <sub>WASU</sub>                                                       | 1.6     |          | 2.1     |          | 2.8     |          | ns   |  |
| t <sub>WAH</sub>                                                        | 1.6     |          | 2.1     |          | 2.8     |          | ns   |  |
| t <sub>RASU</sub>                                                       | 3.0     |          | 3.9     |          | 5.2     |          | ns   |  |
| t <sub>RAH</sub>                                                        | 0.1     |          | 0.1     |          | 0.2     |          | ns   |  |
| t <sub>WO</sub>                                                         |         | 1.5      |         | 2.0      |         | 2.6      | ns   |  |
| t <sub>DD</sub>                                                         |         | 1.5      |         | 2.0      |         | 2.6      | ns   |  |
| t <sub>EABOUT</sub>                                                     |         | 0.2      |         | 0.3      |         | 0.3      | ns   |  |
| t <sub>EABCH</sub>                                                      | 1.5     |          | 2.0     |          | 2.5     |          | ns   |  |
| t <sub>EABCL</sub>                                                      | 2.7     |          | 3.5     |          | 4.7     |          | ns   |  |

Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of

| 2) | Note | (1)   |
|----|------|-------|
| -/ |      | · · / |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.9 |                | 7.6 |                | 9.9 | ns   |
| t <sub>EABRCOMB</sub> | 5.9            |     | 7.6            |     | 9.9            |     | ns   |
| t <sub>EABRCREG</sub> | 5.1            |     | 6.5            |     | 8.5            |     | ns   |
| t <sub>EABWP</sub>    | 2.7            |     | 3.5            |     | 4.7            |     | ns   |

| Table 50. EPF10K100E External Timing Parameters     Notes (1), (2) |                |     |                |      |                |      |      |  |
|--------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|--|
| Symbol                                                             | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |
|                                                                    | Min            | Max | Min            | Max  | Min            | Max  |      |  |
| t <sub>DRR</sub>                                                   |                | 9.0 |                | 12.0 |                | 16.0 | ns   |  |
| t <sub>INSU</sub> (3)                                              | 2.0            |     | 2.5            |      | 3.3            |      | ns   |  |
| t <sub>INH</sub> (3)                                               | 0.0            |     | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>оитсо</sub> (3)                                             | 2.0            | 5.2 | 2.0            | 6.9  | 2.0            | 9.1  | ns   |  |
| t <sub>INSU</sub> (4)                                              | 2.0            |     | 2.2            |      | -              |      | ns   |  |
| t <sub>INH</sub> (4)                                               | 0.0            |     | 0.0            |      | -              |      | ns   |  |
| t <sub>оитсо</sub> (4)                                             | 0.5            | 3.0 | 0.5            | 4.6  | -              | -    | ns   |  |
| t <sub>PCISU</sub>                                                 | 3.0            |     | 6.2            |      | -              |      | ns   |  |
| t <sub>PCIH</sub>                                                  | 0.0            |     | 0.0            |      | -              |      | ns   |  |
| t <sub>PCICO</sub>                                                 | 2.0            | 6.0 | 2.0            | 6.9  | _              | _    | ns   |  |

 Table 51. EPF10K100E External Bidirectional Timing Parameters
 Notes (1), (2)

| Symbol                      | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade -3 Speed Grade |     | Unit |    |
|-----------------------------|---------|----------|---------|-------------------------------|-----|------|----|
|                             | Min     | Max      | Min     | Max                           | Min | Max  |    |
| t <sub>INSUBIDIR</sub> (3)  | 1.7     |          | 2.5     |                               | 3.3 |      | ns |
| t <sub>INHBIDIR</sub> (3)   | 0.0     |          | 0.0     |                               | 0.0 |      | ns |
| t <sub>INSUBIDIR</sub> (4)  | 2.0     |          | 2.8     |                               | -   |      | ns |
| t <sub>INHBIDIR</sub> (4)   | 0.0     |          | 0.0     |                               | -   |      | ns |
| t <sub>OUTCOBIDIR</sub> (3) | 2.0     | 5.2      | 2.0     | 6.9                           | 2.0 | 9.1  | ns |
| t <sub>XZBIDIR</sub> (3)    |         | 5.6      |         | 7.5                           |     | 10.1 | ns |
| t <sub>ZXBIDIR</sub> (3)    |         | 5.6      |         | 7.5                           |     | 10.1 | ns |
| t <sub>OUTCOBIDIR</sub> (4) | 0.5     | 3.0      | 0.5     | 4.6                           | -   | -    | ns |
| t <sub>XZBIDIR</sub> (4)    |         | 4.6      |         | 6.5                           |     | -    | ns |
| t <sub>ZXBIDIR</sub> (4)    |         | 4.6      |         | 6.5                           |     | -    | ns |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

| Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2)       Note (1) |         |         |                |     |                |     |      |  |  |
|------------------------------------------------------------------------------------|---------|---------|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                             | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                                    | Min     | Мах     | Min            | Max | Min            | Max |      |  |  |
| t <sub>H</sub>                                                                     | 0.9     |         | 1.1            |     | 1.5            |     | ns   |  |  |
| t <sub>PRE</sub>                                                                   |         | 0.5     |                | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>CLR</sub>                                                                   |         | 0.5     |                | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>CH</sub>                                                                    | 2.0     |         | 2.5            |     | 3.0            |     | ns   |  |  |
| t <sub>CL</sub>                                                                    | 2.0     |         | 2.5            |     | 3.0            |     | ns   |  |  |

| Table 60. EPF10K200E Device IOE Timing Microparameters       Note (1) |                |     |                |     |                |      |      |  |
|-----------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|
| Symbol                                                                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |
|                                                                       | Min            | Max | Min            | Max | Min            | Max  | l    |  |
| t <sub>IOD</sub>                                                      |                | 1.6 |                | 1.9 |                | 2.6  | ns   |  |
| t <sub>IOC</sub>                                                      |                | 0.3 |                | 0.3 |                | 0.5  | ns   |  |
| t <sub>IOCO</sub>                                                     |                | 1.6 |                | 1.9 |                | 2.6  | ns   |  |
| t <sub>IOCOMB</sub>                                                   |                | 0.5 |                | 0.6 |                | 0.8  | ns   |  |
| t <sub>IOSU</sub>                                                     | 0.8            |     | 0.9            |     | 1.2            |      | ns   |  |
| t <sub>IOH</sub>                                                      | 0.7            |     | 0.8            |     | 1.1            |      | ns   |  |
| t <sub>IOCLR</sub>                                                    |                | 0.2 |                | 0.2 |                | 0.3  | ns   |  |
| t <sub>OD1</sub>                                                      |                | 0.6 |                | 0.7 |                | 0.9  | ns   |  |
| t <sub>OD2</sub>                                                      |                | 0.1 |                | 0.2 |                | 0.7  | ns   |  |
| t <sub>OD3</sub>                                                      |                | 2.5 |                | 3.0 |                | 3.9  | ns   |  |
| t <sub>XZ</sub>                                                       |                | 4.4 |                | 5.3 |                | 7.1  | ns   |  |
| t <sub>ZX1</sub>                                                      |                | 4.4 |                | 5.3 |                | 7.1  | ns   |  |
| t <sub>ZX2</sub>                                                      |                | 3.9 |                | 4.8 |                | 6.9  | ns   |  |
| t <sub>ZX3</sub>                                                      |                | 6.3 |                | 7.6 |                | 10.1 | ns   |  |
| t <sub>INREG</sub>                                                    |                | 4.8 |                | 5.7 |                | 7.7  | ns   |  |
| t <sub>IOFD</sub>                                                     |                | 1.5 |                | 1.8 |                | 2.4  | ns   |  |
| t <sub>INCOMB</sub>                                                   |                | 1.5 |                | 1.8 |                | 2.4  | ns   |  |

| Table 73. EPF10K200S Device Internal & External Timing Parameters       Note (1) |                |     |                |     |                |     |      |  |
|----------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                                           | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                                  | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>LUT</sub>                                                                 |                | 0.7 |                | 0.8 |                | 1.2 | ns   |  |
| t <sub>CLUT</sub>                                                                |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |
| t <sub>RLUT</sub>                                                                |                | 0.5 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>PACKED</sub>                                                              |                | 0.4 |                | 0.5 |                | 0.7 | ns   |  |
| t <sub>EN</sub>                                                                  |                | 0.6 |                | 0.5 |                | 0.6 | ns   |  |
| t <sub>CICO</sub>                                                                |                | 0.1 |                | 0.2 |                | 0.3 | ns   |  |
| t <sub>CGEN</sub>                                                                |                | 0.3 |                | 0.4 |                | 0.6 | ns   |  |
| t <sub>CGENR</sub>                                                               |                | 0.1 |                | 0.2 |                | 0.3 | ns   |  |
| t <sub>CASC</sub>                                                                |                | 0.7 |                | 0.8 |                | 1.2 | ns   |  |
| t <sub>C</sub>                                                                   |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>CO</sub>                                                                  |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>COMB</sub>                                                                |                | 0.3 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>SU</sub>                                                                  | 0.4            |     | 0.6            |     | 0.7            |     | ns   |  |
| t <sub>H</sub>                                                                   | 1.0            |     | 1.1            |     | 1.5            |     | ns   |  |
| t <sub>PRE</sub>                                                                 |                | 0.4 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>CLR</sub>                                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>CH</sub>                                                                  | 2.0            |     | 2.5            |     | 3.0            |     | ns   |  |
| t <sub>CL</sub>                                                                  | 2.0            |     | 2.5            |     | 3.0            |     | ns   |  |

 Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2)
 Note (1)

| Symbol              | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade -3 Speed Grade |     | Unit |    |
|---------------------|---------|----------|---------|-------------------------------|-----|------|----|
|                     | Min     | Max      | Min     | Max                           | Min | Max  |    |
| t <sub>IOD</sub>    |         | 1.8      |         | 1.9                           |     | 2.6  | ns |
| t <sub>IOC</sub>    |         | 0.3      |         | 0.3                           |     | 0.5  | ns |
| t <sub>IOCO</sub>   |         | 1.7      |         | 1.9                           |     | 2.6  | ns |
| t <sub>IOCOMB</sub> |         | 0.5      |         | 0.6                           |     | 0.8  | ns |
| t <sub>IOSU</sub>   | 0.8     |          | 0.9     |                               | 1.2 |      | ns |
| t <sub>IOH</sub>    | 0.4     |          | 0.8     |                               | 1.1 |      | ns |
| t <sub>IOCLR</sub>  |         | 0.2      |         | 0.2                           |     | 0.3  | ns |
| t <sub>OD1</sub>    |         | 1.3      |         | 0.7                           |     | 0.9  | ns |
| t <sub>OD2</sub>    |         | 0.8      |         | 0.2                           |     | 0.4  | ns |
| t <sub>OD3</sub>    |         | 2.9      |         | 3.0                           |     | 3.9  | ns |
| t <sub>XZ</sub>     |         | 5.0      |         | 5.3                           |     | 7.1  | ns |
| t <sub>ZX1</sub>    |         | 5.0      |         | 5.3                           |     | 7.1  | ns |