



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 72                                                          |
| Number of Logic Elements/Cells | 576                                                         |
| Total RAM Bits                 | 6144                                                        |
| Number of I/O                  | 134                                                         |
| Number of Gates                | 31000                                                       |
| Voltage - Supply               | 4.75V ~ 5.25V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k10qc208-4n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |  |  |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|--|--|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |  |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |  |  |
| Area (mm²)                                                                                       | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |  |  |
| $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6 × 34.6             | 17×17                      | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |  |  |

# General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging.

Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device.

FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation.

FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device.

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.

Figure 3. FLEX 10KE EAB in Dual-Port RAM Mode



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).



Figure 4. FLEX 10KE Device in Single-Port RAM Mode

#### Note:

 EPF10K30E, EPF10K50E, and EPF10K50S devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 104 EAB local interconnect channels.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock.

EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

### Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7).

#### Normal Mode

The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Altera Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect routing structure at the same time.

The LUT and the register in the LE can be used independently (register packing). To support register packing, the LE has two outputs; one drives the local interconnect, and the other drives the FastTrack Interconnect routing structure. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a three-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a four-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect routing structure while the LUT drives the local interconnect, or vice versa.

#### Arithmetic Mode

The arithmetic mode offers 2 three-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 11 on page 22, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain.

#### **Up/Down Counter Mode**

The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals without using the LUT resources.

#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

#### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### Asynchronous Preset & Clear

When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### **Asynchronous Load with Clear**

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### **Asynchronous Load without Preset or Clear**

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.



Figure 14. FLEX 10KE Interconnect Resources

#### I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers.

When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Peripheral<br>Control Signal | EPF10K30E | EPF10K50E<br>EPF10K50S |  |
|------------------------------|-----------|------------------------|--|
| OE0                          | Row A     | Row A                  |  |
| OE1                          | Row B     | Row B                  |  |
| OE2                          | Row C     | Row D                  |  |
| OE3                          | Row D     | Row F                  |  |
| OE4                          | Row E     | Row H                  |  |
| OE5                          | Row F     | Row J                  |  |
| CLKENA0/CLK0/GLOBAL0         | Row A     | Row A                  |  |
| CLKENA1/OE6/GLOBAL1          | Row B     | Row C                  |  |
| CLKENA2/CLR0                 | Row C     | Row E                  |  |
| CLKENA3/OE7/GLOBAL2          | Row D     | Row G                  |  |
| CLKENA4/CLR1                 | Row E     | Row I                  |  |
| CLKENA5/CLK1/GLOBAL3         | Row F     | Row J                  |  |

| Peripheral<br>Control Signal | EPF10K100E | EPF10K130E | EPF10K200E<br>EPF10K200S |
|------------------------------|------------|------------|--------------------------|
| OE0                          | Row A      | Row C      | Row G                    |
| OE1                          | Row C      | Row E      | Row I                    |
| OE2                          | Row E      | Row G      | Row K                    |
| OE3                          | Row L      | Row N      | Row R                    |
| OE4                          | Row I      | Row K      | Row O                    |
| OE5                          | Row K      | Row M      | Row Q                    |
| CLKENA0/CLK0/GLOBAL0         | Row F      | Row H      | Row L                    |
| CLKENA1/OE6/GLOBAL1          | Row D      | Row F      | Row J                    |
| CLKENA2/CLR0                 | Row B      | Row D      | Row H                    |
| CLKENA3/OE7/GLOBAL2          | Row H      | Row J      | Row N                    |
| CLKENA4/CLR1                 | Row J      | Row L      | Row P                    |
| CLKENA5/CLK1/GLOBAL3         | Row G      | Row I      | Row M                    |

Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code> in Tables 8 and 9. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus, which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

The chip-wide output enable pin is an active-high pin ( $DEV_OE$ ) that can be used to tri-state all pins on the device. This option can be set in the Altera software. On EPF10K50E and EPF10K200E devices, the built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin.

# SameFrame Pin-Outs

FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package to an EPF10K200S device in a 672-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18).

Figure 18. SameFrame Pin-Out Example



256-Pin FineLine BGA Packag (Reduced I/O Count or Logic Reguirements) 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

| Table 2            | Table 23. FLEX 10KE Device Capacitance Note (14) |                                     |     |     |      |  |  |  |  |  |
|--------------------|--------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol             | Parameter                                        | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>    | Input capacitance                                | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |  |
| C <sub>INCLK</sub> | Input capacitance on dedicated clock pin         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |
| C <sub>OUT</sub>   | Output capacitance                               | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21.
- (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 22.
- (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The  $I_{OL}$  parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than  $V_{CCIO}$  by an external source.
- (14) Capacitance is sample-tested only.

Figure 22 shows the required relationship between  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  for 3.3-V PCI compliance.



Figure 22. Relationship between  $V_{CCIO}$  &  $V_{CCINT}$  for 3.3-V PCI Compliance

Figure 23 shows the typical output drive characteristics of FLEX 10KE devices with 3.3-V and 2.5-V  $V_{\rm CCIO}$ . The output driver is compliant to the 3.3-V *PCI Local Bus Specification*, *Revision 2.2* (when VCCIO pins are connected to 3.3 V). FLEX 10KE devices with a -1 speed grade also comply with the drive strength requirements of the *PCI Local Bus Specification*, *Revision 2.2* (when VCCINT pins are powered with a minimum supply of 2.375 V, and VCCIO pins are connected to 3.3 V). Therefore, these devices can be used in open 5.0-V PCI systems.

Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device.

Dedicated Clock/Input

Interconnect

Logic Embedded Array Block

Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models.

| Table 26. EA           | B Timing Microparameters Note (1)                                      |            |
|------------------------|------------------------------------------------------------------------|------------|
| Symbol                 | Parameter                                                              | Conditions |
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input                   |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                      |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                      |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                         |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                       |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                          |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                               |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                                     |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                                  |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                                   |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                                     |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay                   |            |
| $t_{AA}$               | Address access delay (including the read enable to output delay)       |            |
| $t_{WP}$               | Write pulse width                                                      |            |
| $t_{RP}$               | Read pulse width                                                       |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse                     | (5)        |
| $t_{WDH}$              | Data hold time after falling edge of write pulse                       | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse                   | (5)        |
| $t_{WAH}$              | Address hold time after falling edge of write pulse                    | (5)        |
| t <sub>RASU</sub>      | Address setup time with respect to the falling edge of the read enable |            |
| t <sub>RAH</sub>       | Address hold time with respect to the falling edge of the read enable  |            |
| $t_{WO}$               | Write enable to data output valid delay                                |            |
| $t_{DD}$               | Data-in to data-out valid delay                                        |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                         |            |
| t <sub>EABCH</sub>     | Clock high time                                                        |            |
| t <sub>EABCL</sub>     | Clock low time                                                         |            |

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, or the EAB macroparameters in Tables 26 and 27.

Figure 29. EAB Asynchronous Timing Waveforms

#### **EAB Asynchronous Read**



### **EAB Asynchronous Write**



| Table 43. EPF10K50E External Timing Parameters Notes (1), (2) |                |     |                |      |         |         |      |  |  |  |
|---------------------------------------------------------------|----------------|-----|----------------|------|---------|---------|------|--|--|--|
| Symbol                                                        | -1 Speed Grade |     | -2 Speed Grade |      | -3 Spee | d Grade | Unit |  |  |  |
|                                                               | Min            | Max | Min            | Max  | Min     | Max     |      |  |  |  |
| t <sub>DRR</sub>                                              |                | 8.5 |                | 10.0 |         | 13.5    | ns   |  |  |  |
| t <sub>INSU</sub>                                             | 2.7            |     | 3.2            |      | 4.3     |         | ns   |  |  |  |
| t <sub>INH</sub>                                              | 0.0            |     | 0.0            |      | 0.0     |         | ns   |  |  |  |
| t <sub>outco</sub>                                            | 2.0            | 4.5 | 2.0            | 5.2  | 2.0     | 7.3     | ns   |  |  |  |
| t <sub>PCISU</sub>                                            | 3.0            |     | 4.2            |      | -       |         | ns   |  |  |  |
| t <sub>PCIH</sub>                                             | 0.0            |     | 0.0            |      | -       |         | ns   |  |  |  |
| t <sub>PCICO</sub>                                            | 2.0            | 6.0 | 2.0            | 7.7  | -       | -       | ns   |  |  |  |

| Table 44. EPF10K50E External Bidirectional Timing Parameters    Notes (1), (2) |         |         |                |     |                |      |      |  |  |  |  |
|--------------------------------------------------------------------------------|---------|---------|----------------|-----|----------------|------|------|--|--|--|--|
| Symbol                                                                         | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |  |  |  |
|                                                                                | Min     | Max     | Min            | Max | Min            | Max  |      |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                         | 2.7     |         | 3.2            |     | 4.3            |      | ns   |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                          | 0.0     |         | 0.0            |     | 0.0            |      | ns   |  |  |  |  |
| t <sub>OUTCOBIDIR</sub>                                                        | 2.0     | 4.5     | 2.0            | 5.2 | 2.0            | 7.3  | ns   |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                           |         | 6.8     |                | 7.8 |                | 10.1 | ns   |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                           |         | 6.8     |                | 7.8 |                | 10.1 | ns   |  |  |  |  |

#### Notes to tables:

- (1) All timing parameters are described in Tables 24 through 30 in this data sheet.
- (2) These parameters are specified by characterization.

Tables 45 through 51 show EPF10K100E device internal and external timing parameters.

| Symbol              | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|---------------------|---------|----------|----------------|-----|----------------|-----|------|--|
|                     | Min     | Max      | Min            | Max | Min            | Max |      |  |
| $t_{LUT}$           |         | 0.7      |                | 1.0 |                | 1.5 | ns   |  |
| t <sub>CLUT</sub>   |         | 0.5      |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>RLUT</sub>   |         | 0.6      |                | 0.8 |                | 1.1 | ns   |  |
| t <sub>PACKED</sub> |         | 0.3      |                | 0.4 |                | 0.5 | ns   |  |
| $t_{EN}$            |         | 0.2      |                | 0.3 |                | 0.3 | ns   |  |
| t <sub>CICO</sub>   |         | 0.1      |                | 0.1 |                | 0.2 | ns   |  |
| t <sub>CGEN</sub>   |         | 0.4      |                | 0.5 |                | 0.7 | ns   |  |

| Table 69. EPF10K50S Device EAB Internal Timing Macroparameters Note (1) |                |     |                |     |                |     |      |  |  |
|-------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                         | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>EABAA</sub>                                                      |                | 3.7 |                | 5.2 |                | 7.0 | ns   |  |  |
| t <sub>EABRCCOMB</sub>                                                  | 3.7            |     | 5.2            |     | 7.0            |     | ns   |  |  |
| t <sub>EABRCREG</sub>                                                   | 3.5            |     | 4.9            |     | 6.6            |     | ns   |  |  |
| t <sub>EABWP</sub>                                                      | 2.0            |     | 2.8            |     | 3.8            |     | ns   |  |  |
| t <sub>EABWCCOMB</sub>                                                  | 4.5            |     | 6.3            |     | 8.6            |     | ns   |  |  |
| t <sub>EABWCREG</sub>                                                   | 5.6            |     | 7.8            |     | 10.6           |     | ns   |  |  |
| t <sub>EABDD</sub>                                                      |                | 3.8 |                | 5.3 |                | 7.2 | ns   |  |  |
| t <sub>EABDATACO</sub>                                                  |                | 0.8 |                | 1.1 |                | 1.5 | ns   |  |  |
| t <sub>EABDATASU</sub>                                                  | 1.1            |     | 1.6            |     | 2.1            |     | ns   |  |  |
| t <sub>EABDATAH</sub>                                                   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWESU</sub>                                                    | 0.7            |     | 1.0            |     | 1.3            |     | ns   |  |  |
| t <sub>EABWEH</sub>                                                     | 0.4            |     | 0.6            |     | 0.8            |     | ns   |  |  |
| t <sub>EABWDSU</sub>                                                    | 1.2            |     | 1.7            |     | 2.2            |     | ns   |  |  |
| t <sub>EABWDH</sub>                                                     | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWASU</sub>                                                    | 1.6            |     | 2.3            |     | 3.0            |     | ns   |  |  |
| t <sub>EABWAH</sub>                                                     | 0.9            |     | 1.2            |     | 1.8            |     | ns   |  |  |
| t <sub>EABWO</sub>                                                      |                | 3.1 |                | 4.3 |                | 5.9 | ns   |  |  |

| Table 70. EPF10K50S Device Interconnect Timing Microparameters Note (1) |         |         |         |         |         |         |      |  |  |
|-------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|------|--|--|
| Symbol                                                                  | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |  |  |
|                                                                         | Min     | Max     | Min     | Max     | Min     | Max     |      |  |  |
| t <sub>DIN2IOE</sub>                                                    |         | 3.1     |         | 3.7     |         | 4.6     | ns   |  |  |
| t <sub>DIN2LE</sub>                                                     |         | 1.7     |         | 2.1     |         | 2.7     | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                   |         | 2.7     |         | 3.1     |         | 5.1     | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                   |         | 1.6     |         | 1.9     |         | 2.6     | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                    |         | 1.7     |         | 2.1     |         | 2.7     | ns   |  |  |
| t <sub>SAMELAB</sub>                                                    |         | 0.1     |         | 0.1     |         | 0.2     | ns   |  |  |
| t <sub>SAMEROW</sub>                                                    |         | 1.5     |         | 1.7     |         | 2.4     | ns   |  |  |
| t <sub>SAME</sub> COLUMN                                                |         | 1.0     |         | 1.3     |         | 2.1     | ns   |  |  |
| t <sub>DIFFROW</sub>                                                    |         | 2.5     |         | 3.0     |         | 4.5     | ns   |  |  |
| t <sub>TWOROWS</sub>                                                    |         | 4.0     |         | 4.7     |         | 6.9     | ns   |  |  |
| t <sub>LEPERIPH</sub>                                                   |         | 2.6     |         | 2.9     |         | 3.4     | ns   |  |  |
| t <sub>LABCARRY</sub>                                                   |         | 0.1     |         | 0.2     |         | 0.2     | ns   |  |  |
| t <sub>LABCASC</sub>                                                    |         | 8.0     |         | 1.0     |         | 1.3     | ns   |  |  |

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 2 of 2) Note (1) |                                              |                     |  |      |  |     |    |  |  |
|----------------------------------------------------------------------------------------|----------------------------------------------|---------------------|--|------|--|-----|----|--|--|
| Symbol                                                                                 | -1 Speed Grade -2 Speed Grade -3 Speed Grade |                     |  | Unit |  |     |    |  |  |
|                                                                                        | Min                                          | Max Min Max Min Max |  |      |  |     |    |  |  |
| t <sub>LABCASC</sub>                                                                   |                                              | 0.5                 |  | 1.0  |  | 1.4 | ns |  |  |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit  |
|------------------------|----------------|-----|----------------|------|----------------|------|-------|
|                        | Min            | Max | Min            | Max  | Min            | Max  | Oilit |
| t <sub>DRR</sub>       |                | 9.0 |                | 12.0 |                | 16.0 | ns    |
| t <sub>INSU</sub> (2)  | 3.1            |     | 3.7            |      | 4.7            |      | ns    |
| t <sub>INH</sub> (2)   | 0.0            |     | 0.0            |      | 0.0            |      | ns    |
| t <sub>оитсо</sub> (2) | 2.0            | 3.7 | 2.0            | 4.4  | 2.0            | 6.3  | ns    |
| t <sub>INSU</sub> (3)  | 2.1            |     | 2.7            |      | _              |      | ns    |
| t <sub>INH</sub> (3)   | 0.0            |     | 0.0            |      | -              |      | ns    |
| t <sub>outco(3)</sub>  | 0.5            | 2.7 | 0.5            | 3.4  | -              | -    | ns    |
| t <sub>PCISU</sub>     | 3.0            |     | 4.2            |      | _              |      | ns    |
| t <sub>PCIH</sub>      | 0.0            |     | 0.0            |      | -              |      | ns    |
| t <sub>PCICO</sub>     | 2.0            | 6.0 | 2.0            | 8.9  | _              | -    | ns    |

| Symbol                      | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                             | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>INSUBIDIR</sub> (2)  | 2.3            |     | 3.4            |     | 4.4            |     | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>INSUBIDIR</sub> (3)  | 3.3            |     | 4.4            |     | -              |     | ns   |
| t <sub>INHBIDIR</sub> (3)   | 0.0            |     | 0.0            |     | -              |     | ns   |
| toutcobidir (2)             | 2.0            | 3.7 | 2.0            | 4.4 | 2.0            | 6.3 | ns   |
| t <sub>XZBIDIR</sub> (2)    |                | 6.9 |                | 7.6 |                | 9.2 | ns   |
| t <sub>ZXBIDIR</sub> (2)    |                | 5.9 |                | 6.6 |                | _   | ns   |
| t <sub>OUTCOBIDIR</sub> (3) | 0.5            | 2.7 | 0.5            | 3.4 | -              | -   | ns   |
| t <sub>XZBIDIR</sub> (3)    |                | 6.9 |                | 7.6 |                | 9.2 | ns   |
| t <sub>ZXBIDIR</sub> (3)    |                | 5.9 |                | 6.6 |                | _   | ns   |

#### Notes to tables:

- All timing parameters are described in Tables 24 through 30 in this data sheet. This parameter is measured without the use of the ClockLock or ClockBoost circuits. (2)
- (3) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

Additionally, the Altera software offers several features that help plan for future device migration by preventing the use of conflicting I/O pins.

| Table 81. I/O Counts for FLEX 10KA & FLEX 10KE Devices |           |                |           |  |
|--------------------------------------------------------|-----------|----------------|-----------|--|
| FLEX 10                                                | KA        | FLEX 10KE      |           |  |
| Device                                                 | I/O Count | Device         | I/O Count |  |
| EPF10K30AF256                                          | 191       | EPF10K30EF256  | 176       |  |
| EPF10K30AF484                                          | 246       | EPF10K30EF484  | 220       |  |
| EPF10K50VB356                                          | 274       | EPF10K50SB356  | 220       |  |
| EPF10K50VF484                                          | 291       | EPF10K50EF484  | 254       |  |
| EPF10K50VF484                                          | 291       | EPF10K50SF484  | 254       |  |
| EPF10K100AF484                                         | 369       | EPF10K100EF484 | 338       |  |

## Configuration Schemes

The configuration data for a FLEX 10KE device can be loaded with one of five configuration schemes (see Table 82), chosen on the basis of the target application. An EPC1, EPC2, or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a FLEX 10KE device, allowing automatic configuration on system power-up.

Multiple FLEX 10KE devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional FLEX 10K, FLEX 10KA, FLEX 10KE, and FLEX 6000 devices can be configured in the same serial chain.

| Table 82. Data Sources for FLEX 10KE Configuration |                                                                                                  |  |  |  |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|
| Configuration Scheme                               | Data Source                                                                                      |  |  |  |
| Configuration device                               | EPC1, EPC2, or EPC16 configuration device                                                        |  |  |  |
| Passive serial (PS)                                | BitBlaster, ByteBlasterMV, or MasterBlaster download cables, or serial data source               |  |  |  |
| Passive parallel asynchronous (PPA)                | Parallel data source                                                                             |  |  |  |
| Passive parallel synchronous (PPS)                 | Parallel data source                                                                             |  |  |  |
| JTAG                                               | BitBlaster or ByteBlasterMV download cables, or microprocessor with a Jam STAPL file or JBC file |  |  |  |