# E·XFL

#### Intel - EPF10K10QI208-4N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 72                                                          |
| Number of Logic Elements/Cells | 576                                                         |
| Total RAM Bits                 | 6144                                                        |
| Number of I/O                  | 134                                                         |
| Number of Gates                | 31000                                                       |
| Voltage - Supply               | 4.5V ~ 5.5V                                                 |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 85°C (TA)                                           |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k10qi208-4n |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800
- Flexible package options
  - Available in a variety of packages with 144 to 672 pins, including the innovative FineLine BGA<sup>™</sup> packages (see Tables 3 and 4)
  - SameFrame<sup>™</sup> pin-out compatibility between FLEX 10KA and FLEX 10KE devices across a range of device densities and pin counts
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

| Table 3. FLEX 10KE Package Options & I/O Pin Count     Notes (1), (2) |                 |                 |                         |                            |                |                            |                |                |                            |  |
|-----------------------------------------------------------------------|-----------------|-----------------|-------------------------|----------------------------|----------------|----------------------------|----------------|----------------|----------------------------|--|
| Device                                                                | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |
| EPF10K30E                                                             | 102             | 147             |                         | 176                        |                | 220                        |                |                | 220 (3)                    |  |
| EPF10K50E                                                             | 102             | 147             | 189                     | 191                        |                | 254                        |                |                | 254 (3)                    |  |
| EPF10K50S                                                             | 102             | 147             | 189                     | 191                        | 220            | 254                        |                |                | 254 (3)                    |  |
| EPF10K100E                                                            |                 | 147             | 189                     | 191                        | 274            | 338                        |                |                | 338 (3)                    |  |
| EPF10K130E                                                            |                 |                 | 186                     |                            | 274            | 369                        |                | 424            | 413                        |  |
| EPF10K200E                                                            |                 |                 |                         |                            |                |                            | 470            | 470            | 470                        |  |
| EPF10K200S                                                            |                 |                 | 182                     |                            | 274            | 369                        | 470            | 470            | 470                        |  |

#### Notes:

- (1) FLEX 10KE device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), pin-grid array (PGA), and ball-grid array (BGA) packages.
- (2) Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When planning device migration, use the I/O pins that are common to all devices.
- (3) This option is supported with a 484-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin, 484-pin, and 672-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.

Figure 1 shows a block diagram of the FLEX 10KE architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.



FLEX 10KE devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

#### **Embedded Array Block**

The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers.

Logic functions are implemented by programming the EAB with a readonly pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions such as LPM functions can take advantage of the EAB automatically.

The FLEX 10KE EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These small FPGA RAM blocks must be connected together to make RAM blocks of manageable size. The RAM blocks are connected together using multiplexers implemented with more logic blocks. These extra multiplexers cause extra delay, which slows down the RAM block. FPGA RAM blocks are also prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns.

The FLEX 10KE enhanced EAB adds dual-port capability to the existing EAB structure. The dual-port structure is ideal for FIFO buffers with one or two clocks. The FLEX 10KE EAB can also support up to 16-bit-wide RAM blocks and is backward-compatible with any design containing FLEX 10K EABs. The FLEX 10KE EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, which allows the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections.

EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

#### Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7).

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LE in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

#### Logic Element

The LE, the smallest unit of logic in the FLEX 10KE architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure (see Figure 8).



#### Cascade Chain

With the cascade chain, the FLEX 10KE architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. An a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EPF10K50E device, the cascade chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is 0.9 ns; the cascade chain delay is 0.6 ns. With the cascade chain, 2.7 ns are needed to decode a 16-bit address.



Figure 10. FLEX 10KE Cascade Chain Operation

Altera Corporation

#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

#### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### Asynchronous Load with Clear

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.

For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the fulllength channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect routing structure resources available in each FLEX 10KE device.

| Table 7. FLEX 1          | Table 7. FLEX 10KE FastTrack Interconnect Resources |                     |         |                        |  |  |  |  |  |
|--------------------------|-----------------------------------------------------|---------------------|---------|------------------------|--|--|--|--|--|
| Device                   | Rows                                                | Channels per<br>Row | Columns | Channels per<br>Column |  |  |  |  |  |
| EPF10K30E                | 6                                                   | 216                 | 36      | 24                     |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S   | 10                                                  | 216                 | 36      | 24                     |  |  |  |  |  |
| EPF10K100E               | 12                                                  | 312                 | 52      | 24                     |  |  |  |  |  |
| EPF10K130E               | 16                                                  | 312                 | 52      | 32                     |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S | 24                                                  | 312                 | 52      | 48                     |  |  |  |  |  |

In addition to general-purpose I/O pins, FLEX 10KE devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.





#### I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers.

#### SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ballcount packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18).





Printed Circuit Board Designed for 672-Pin FineLine BGA Package



 

 256-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)
 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

## ClockLock & ClockBoost Features

To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support Clock-Lock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit.

The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used.

| Table 20. 2.5-V EPF10K50E & EPF10K200E Device Recommended Operating Conditions |                                                        |                    |             |                   |      |  |  |  |
|--------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|-------------|-------------------|------|--|--|--|
| Symbol                                                                         | Parameter                                              | Conditions         | Min         | Мах               | Unit |  |  |  |
| V <sub>CCINT</sub>                                                             | Supply voltage for internal logic<br>and input buffers | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |  |  |  |
| V <sub>CCIO</sub>                                                              | Supply voltage for output buffers, 3.3-V operation     | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |  |  |  |
|                                                                                | Supply voltage for output buffers, 2.5-V operation     | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |  |  |  |
| VI                                                                             | Input voltage                                          | (5)                | -0.5        | 5.75              | V    |  |  |  |
| Vo                                                                             | Output voltage                                         |                    | 0           | V <sub>CCIO</sub> | V    |  |  |  |
| Τ <sub>A</sub>                                                                 | Ambient temperature                                    | For commercial use | 0           | 70                | °C   |  |  |  |
|                                                                                |                                                        | For industrial use | -40         | 85                | °C   |  |  |  |
| TJ                                                                             | Operating temperature                                  | For commercial use | 0           | 85                | °C   |  |  |  |
|                                                                                |                                                        | For industrial use | -40         | 100               | ° C  |  |  |  |
| t <sub>R</sub>                                                                 | Input rise time                                        |                    |             | 40                | ns   |  |  |  |
| t <sub>F</sub>                                                                 | Input fall time                                        |                    |             | 40                | ns   |  |  |  |

# *Table 21. 2.5-V EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E & EPF10K200S Device Recommended Operating Conditions*

| Symbol             | Parameter                                           | Conditions         | Min              | Мах               | Unit |
|--------------------|-----------------------------------------------------|--------------------|------------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| VI                 | Input voltage                                       | (5)                | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                      |                    | 0                | V <sub>CCIO</sub> | V    |
| Τ <sub>A</sub>     | Ambient temperature                                 | For commercial use | 0                | 70                | °C   |
|                    |                                                     | For industrial use | -40              | 85                | °C   |
| Τ <sub>J</sub>     | Operating temperature                               | For commercial use | 0                | 85                | °C   |
|                    |                                                     | For industrial use | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                    |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                    |                  | 40                | ns   |





#### Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1)

#### Note:

(1) These are transient (AC) currents.

### **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay (*t*<sub>CO</sub>)
- Interconnect delay (t<sub>SAMEROW</sub>)
- **LE** look-up table delay  $(t_{LUT})$
- **LE** register setup time  $(t_{SU})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.



Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model



#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                  | Parameter                                                                                                            | Conditions |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|------------|
| t <sub>DIN2IOE</sub>    | Delay from dedicated input pin to IOE control input                                                                  | (7)        |
| t <sub>DIN2LE</sub>     | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |
| t <sub>DCLK2IOE</sub>   | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |
| t <sub>DCLK2LE</sub>    | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |
| t <sub>DIN2DATA</sub>   | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |
| t <sub>SAMELAB</sub>    | Routing delay for an LE driving another LE in the same LAB                                                           |            |
| t <sub>SAMEROW</sub>    | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |
| t <sub>SAMECOLUMN</sub> | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |
| t <sub>DIFFROW</sub>    | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |
| t <sub>TWOROWS</sub>    | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |
| t <sub>LEPERIPH</sub>   | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |
| t <sub>LABCARRY</sub>   | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |
| t <sub>LABCASC</sub>    | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |

| Table 29. Ex       | ternal Timing Parameters                                                                       |            |
|--------------------|------------------------------------------------------------------------------------------------|------------|
| Symbol             | Parameter                                                                                      | Conditions |
| t <sub>DRR</sub>   | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |
| t <sub>INSU</sub>  | Setup time with global clock at IOE register                                                   | (9)        |
| t <sub>INH</sub>   | Hold time with global clock at IOE register                                                    | (9)        |
| t <sub>outco</sub> | Clock-to-output delay with global clock at IOE register                                        | (9)        |
| t <sub>PCISU</sub> | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |
| t <sub>PCIH</sub>  | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |
| t <sub>PCICO</sub> | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|------------------------|---------|---------|---------|---------|---------|----------|------|
|                        | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>EABDATA1</sub>  |         | 1.7     |         | 2.0     |         | 2.3      | ns   |
| t <sub>EABDATA1</sub>  |         | 0.6     |         | 0.7     |         | 0.8      | ns   |
| t <sub>EABWE1</sub>    |         | 1.1     |         | 1.3     |         | 1.4      | ns   |
| t <sub>EABWE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |
| t <sub>EABRE1</sub>    |         | 0.8     |         | 0.9     |         | 1.0      | ns   |
| t <sub>EABRE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |
| t <sub>EABCLK</sub>    |         | 0.0     |         | 0.0     |         | 0.0      | ns   |
| t <sub>EABCO</sub>     |         | 0.3     |         | 0.3     |         | 0.4      | ns   |
| t <sub>EABBYPASS</sub> |         | 0.5     |         | 0.6     |         | 0.7      | ns   |
| t <sub>EABSU</sub>     | 0.9     |         | 1.0     |         | 1.2     |          | ns   |
| t <sub>EABH</sub>      | 0.4     |         | 0.4     |         | 0.5     |          | ns   |
| t <sub>EABCLR</sub>    | 0.3     |         | 0.3     |         | 0.3     |          | ns   |
| t <sub>AA</sub>        |         | 3.2     |         | 3.8     |         | 4.4      | ns   |
| t <sub>WP</sub>        | 2.5     |         | 2.9     |         | 3.3     |          | ns   |
| t <sub>RP</sub>        | 0.9     |         | 1.1     |         | 1.2     |          | ns   |
| t <sub>WDSU</sub>      | 0.9     |         | 1.0     |         | 1.1     |          | ns   |
| t <sub>WDH</sub>       | 0.1     |         | 0.1     |         | 0.1     |          | ns   |
| t <sub>WASU</sub>      | 1.7     |         | 2.0     |         | 2.3     |          | ns   |
| t <sub>WAH</sub>       | 1.8     |         | 2.1     |         | 2.4     |          | ns   |
| t <sub>RASU</sub>      | 3.1     |         | 3.7     |         | 4.2     |          | ns   |
| t <sub>RAH</sub>       | 0.2     |         | 0.2     |         | 0.2     |          | ns   |
| t <sub>WO</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |
| t <sub>DD</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |
| t <sub>EABOUT</sub>    |         | 0.5     |         | 0.6     |         | 0.7      | ns   |
| t <sub>EABCH</sub>     | 1.5     |         | 2.0     |         | 2.3     |          | ns   |
| t <sub>EABCL</sub>     | 2.5     |         | 2.9     |         | 3.3     |          | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 38. EPF10K | 50E Device | LE Timing N                 | licroparame | eters (Part 2                   | ? of 2) No | te (1) |    |
|------------------|------------|-----------------------------|-------------|---------------------------------|------------|--------|----|
| Symbol           | -1 Spee    | eed Grade -2 Speed Grade -3 |             | e -2 Speed Grade -3 Speed Grade |            | Unit   |    |
|                  | Min        | Max                         | Min         | Max                             | Min        | Max    |    |
| t <sub>H</sub>   | 0.9        |                             | 1.0         |                                 | 1.4        |        | ns |
| t <sub>PRE</sub> |            | 0.5                         |             | 0.6                             |            | 0.8    | ns |
| t <sub>CLR</sub> |            | 0.5                         |             | 0.6                             |            | 0.8    | ns |
| t <sub>CH</sub>  | 2.0        |                             | 2.5         |                                 | 3.0        |        | ns |
| t <sub>CL</sub>  | 2.0        |                             | 2.5         |                                 | 3.0        |        | ns |

| Table 39. EPF10K50E Device IOE Timing Microparameters       Note (1) |         |          |         |          |         |          |      |  |
|----------------------------------------------------------------------|---------|----------|---------|----------|---------|----------|------|--|
| Symbol                                                               | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |  |
|                                                                      | Min     | Max      | Min     | Max      | Min     | Max      |      |  |
| t <sub>IOD</sub>                                                     |         | 2.2      |         | 2.4      |         | 3.3      | ns   |  |
| t <sub>IOC</sub>                                                     |         | 0.3      |         | 0.3      |         | 0.5      | ns   |  |
| t <sub>IOCO</sub>                                                    |         | 1.0      |         | 1.0      |         | 1.4      | ns   |  |
| t <sub>IOCOMB</sub>                                                  |         | 0.0      |         | 0.0      |         | 0.2      | ns   |  |
| t <sub>IOSU</sub>                                                    | 1.0     |          | 1.2     |          | 1.7     |          | ns   |  |
| t <sub>IOH</sub>                                                     | 0.3     |          | 0.3     |          | 0.5     |          | ns   |  |
| t <sub>IOCLR</sub>                                                   |         | 0.9      |         | 1.0      |         | 1.4      | ns   |  |
| t <sub>OD1</sub>                                                     |         | 0.8      |         | 0.9      |         | 1.2      | ns   |  |
| t <sub>OD2</sub>                                                     |         | 0.3      |         | 0.4      |         | 0.7      | ns   |  |
| t <sub>OD3</sub>                                                     |         | 3.0      |         | 3.5      |         | 3.5      | ns   |  |
| t <sub>XZ</sub>                                                      |         | 1.4      |         | 1.7      |         | 2.3      | ns   |  |
| t <sub>ZX1</sub>                                                     |         | 1.4      |         | 1.7      |         | 2.3      | ns   |  |
| t <sub>ZX2</sub>                                                     |         | 0.9      |         | 1.2      |         | 1.8      | ns   |  |
| t <sub>ZX3</sub>                                                     |         | 3.6      |         | 4.3      |         | 4.6      | ns   |  |
| t <sub>INREG</sub>                                                   |         | 4.9      |         | 5.8      |         | 7.8      | ns   |  |
| t <sub>IOFD</sub>                                                    |         | 2.8      |         | 3.3      |         | 4.5      | ns   |  |
| t <sub>INCOMB</sub>                                                  |         | 2.8      |         | 3.3      |         | 4.5      | ns   |  |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                        | Min            | Мах | Min            | Max | Min            | Max  |      |
| t <sub>EABAA</sub>     |                | 6.4 |                | 7.6 |                | 10.2 | ns   |
| t <sub>EABRCOMB</sub>  | 6.4            |     | 7.6            |     | 10.2           |      | ns   |
| t <sub>EABRCREG</sub>  | 4.4            |     | 5.1            |     | 7.0            |      | ns   |
| t <sub>EABWP</sub>     | 2.5            |     | 2.9            |     | 3.9            |      | ns   |
| t <sub>EABWCOMB</sub>  | 6.0            |     | 7.0            |     | 9.5            |      | ns   |
| t <sub>EABWCREG</sub>  | 6.8            |     | 7.8            |     | 10.6           |      | ns   |
| t <sub>EABDD</sub>     |                | 5.7 |                | 6.7 |                | 9.0  | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 0.9 |                | 1.3  | ns   |
| t <sub>EABDATASU</sub> | 1.5            |     | 1.7            |     | 2.3            |      | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWESU</sub>   | 1.3            |     | 1.4            |     | 2.0            |      | ns   |
| t <sub>EABWEH</sub>    | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWDSU</sub>   | 1.5            |     | 1.7            |     | 2.3            |      | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWASU</sub>   | 3.0            |     | 3.6            |     | 4.8            |      | ns   |
| t <sub>EABWAH</sub>    | 0.5            |     | 0.5            |     | 0.8            |      | ns   |
| t <sub>EABWO</sub>     |                | 5.1 |                | 6.0 |                | 8.1  | ns   |

| Symbol                   | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|--------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                          | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>DIN2IOE</sub>     |                | 3.5 |                | 4.3 |                | 5.6 | ns   |
| t <sub>DIN2LE</sub>      |                | 2.1 |                | 2.5 |                | 3.4 | ns   |
| t <sub>DIN2DATA</sub>    |                | 2.2 |                | 2.4 |                | 3.1 | ns   |
| t <sub>DCLK2IOE</sub>    |                | 2.9 |                | 3.5 |                | 4.7 | ns   |
| t <sub>DCLK2LE</sub>     |                | 2.1 |                | 2.5 |                | 3.4 | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>SAMEROW</sub>     |                | 1.1 |                | 1.1 |                | 1.5 | ns   |
| t <sub>SAME</sub> COLUMN |                | 0.8 |                | 1.0 |                | 1.3 | ns   |
| t <sub>DIFFROW</sub>     |                | 1.9 |                | 2.1 |                | 2.8 | ns   |
| t <sub>TWOROWS</sub>     |                | 3.0 |                | 3.2 |                | 4.3 | ns   |
| t <sub>LEPERIPH</sub>    |                | 3.1 |                | 3.3 |                | 3.7 | ns   |
| t <sub>LABCARRY</sub>    |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>LABCASC</sub>     |                | 0.3 |                | 0.3 |                | 0.5 | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABWE1</sub>    |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABWE2</sub>    |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABRE1</sub>    |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABRE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>EABSU</sub>     | 0.8            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>EABH</sub>      | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>EABCLR</sub>    | 0.3            |     | 0.4            |     | 0.5            |     | ns   |
| t <sub>AA</sub>        |                | 4.0 |                | 5.1 |                | 6.6 | ns   |
| t <sub>WP</sub>        | 2.7            |     | 3.5            |     | 4.7            |     | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>WDSU</sub>      | 1.0            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>WDH</sub>       | 0.2            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>WASU</sub>      | 1.6            |     | 2.1            |     | 2.8            |     | ns   |
| t <sub>WAH</sub>       | 1.6            |     | 2.1            |     | 2.8            |     | ns   |
| t <sub>RASU</sub>      | 3.0            |     | 3.9            |     | 5.2            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>DD</sub>        |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABOUT</sub>    |                | 0.2 |                | 0.3 |                | 0.3 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 2.7            |     | 3.5            |     | 4.7            |     | ns   |

Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of

| 2) | Note | (1)   |
|----|------|-------|
| -/ |      | V . V |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|-----------------------|----------------|-----|----------------|-----|---------|---------|------|
|                       | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>EABAA</sub>    |                | 5.9 |                | 7.6 |         | 9.9     | ns   |
| t <sub>EABRCOMB</sub> | 5.9            |     | 7.6            |     | 9.9     |         | ns   |
| t <sub>EABRCREG</sub> | 5.1            |     | 6.5            |     | 8.5     |         | ns   |
| t <sub>EABWP</sub>    | 2.7            |     | 3.5            |     | 4.7     |         | ns   |

| Symbol             | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|--------------------|----------------|------|----------------|------|----------------|------|------|
|                    | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>DRR</sub>   |                | 10.0 |                | 12.0 |                | 16.0 | ns   |
| t <sub>INSU</sub>  | 2.8            |      | 3.4            |      | 4.4            |      | ns   |
| t <sub>INH</sub>   | 0.0            |      | 0.0            |      | 0.0            |      | ns   |
| t <sub>оυтсо</sub> | 2.0            | 4.5  | 2.0            | 5.3  | 2.0            | 7.8  | ns   |
| t <sub>PCISU</sub> | 3.0            |      | 6.2            |      | -              |      | ns   |
| t <sub>PCIH</sub>  | 0.0            |      | 0.0            |      | -              |      | ns   |
| t <sub>PCICO</sub> | 2.0            | 6.0  | 2.0            | 8.9  | -              | -    | ns   |

Table 65. EPF10K200E External Bidirectional Timing Parameters Notes (1), (2)

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|-------------------------|----------------|-----|----------------|-----|---------|---------|------|
|                         | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>INSUBIDIR</sub>  | 3.0            |     | 4.0            |     | 5.5     |         | ns   |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 4.5 | 2.0            | 5.3 | 2.0     | 7.8     | ns   |
| t <sub>XZBIDIR</sub>    |                | 8.1 |                | 9.5 |         | 13.0    | ns   |
| t <sub>ZXBIDIR</sub>    |                | 8.1 |                | 9.5 |         | 13.0    | ns   |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 66 through 79 show EPF10K50S and EPF10K200S device external timing parameters.

| Table 66. EPF10K50S Device LE Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |     |                |     |      |  |  |
|-----------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                            | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                                   | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>LUT</sub>                                                                  |                | 0.6 |                | 0.8 |                | 1.1 | ns   |  |  |
| t <sub>CLUT</sub>                                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>RLUT</sub>                                                                 |                | 0.6 |                | 0.7 |                | 0.9 | ns   |  |  |
| t <sub>PACKED</sub>                                                               |                | 0.2 |                | 0.3 |                | 0.4 | ns   |  |  |
| t <sub>EN</sub>                                                                   |                | 0.6 |                | 0.7 |                | 0.9 | ns   |  |  |
| t <sub>CICO</sub>                                                                 |                | 0.1 |                | 0.1 |                | 0.1 | ns   |  |  |
| t <sub>CGEN</sub>                                                                 |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |