Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 72 | | Number of Logic Elements/Cells | 576 | | Total RAM Bits | 6144 | | Number of I/O | 102 | | Number of Gates | 31000 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k10ti144-4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. FLEX 10KE Device Features | | | | | | | |------------------------------------|----------------|------------|--------------------------|--|--|--| | Feature | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S | | | | | Typical gates (1) | 100,000 | 130,000 | 200,000 | | | | | Maximum system gates | 257,000 | 342,000 | 513,000 | | | | | Logic elements (LEs) | 4,992 | 6,656 | 9,984 | | | | | EABs | 12 | 16 | 24 | | | | | Total RAM bits | 49,152 | 65,536 | 98,304 | | | | | Maximum user I/O pins | 338 | 413 | 470 | | | | ### Note to tables: - (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates. - (2) New EPF10K100B designs should use EPF10K100E devices. ## ...and More Features - Fabricated on an advanced process and operate with a 2.5-V internal supply voltage - In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port - ClockLock<sup>TM</sup> and ClockBoost<sup>TM</sup> options for reduced clock delay/skew and clock multiplication - Built-in low-skew clock distribution trees - 100% functional testing of all devices; test vectors or scan chains are not required - Pull-up on I/O pins before and during configuration ### ■ Flexible interconnect - FastTrack® Interconnect continuous routing structure for fast, predictable interconnect delays - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions) - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions) - Tri-state emulation that implements internal tri-state buses - Up to six global clock signals and four global clear signals ### ■ Powerful I/O pins - Individual tri-state output enable control for each pin - Open-drain option on each I/O pin - Programmable output slew-rate control to reduce switching noise - Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis - Supports hot-socketing | Application | Resources Used | | Performance | | | | |---------------------------------------------|----------------|------|----------------|----------------|----------------|-----| | | LEs | EABs | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade | | | 16-bit loadable counter | 16 | 0 | 285 | 250 | 200 | MHz | | 16-bit accumulator | 16 | 0 | 285 | 250 | 200 | MHz | | 16-to-1 multiplexer (1) | 10 | 0 | 3.5 | 4.9 | 7.0 | ns | | 16-bit multiplier with 3-stage pipeline (2) | 592 | 0 | 156 | 131 | 93 | MHz | | 256 × 16 RAM read cycle speed (2) | 0 | 1 | 196 | 154 | 118 | MHz | | 256 × 16 RAM write cycle | 0 | 1 | 185 | 143 | 106 | MHz | ### Notes: - (1) This application uses combinatorial inputs and outputs. - (2) This application uses registered inputs and outputs. Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$ functions. | Table 6. FLEX 10KE Performance for Complex Designs | | | | | | | |-------------------------------------------------------------|----------|----------------|----------------|----------------|----------------|--| | Application | LEs Used | | Performance | | | | | | | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade | | | | 8-bit, 16-tap parallel finite impulse response (FIR) filter | 597 | 192 | 156 | 116 | MSPS | | | 8-bit, 512-point fast Fourier | 1,854 | 23.4 | 28.7 | 38.9 | μ <b>s</b> (1) | | | transform (FFT) function | | 113 | 92 | 68 | MHz | | | a16450 universal asynchronous receiver/transmitter (UART) | 342 | 36 | 28 | 20.5 | MHz | | ### Note: (1) These values are for calculation time. Calculation time = number of clocks required / $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling] Figure 7. FLEX 10KE LAB ### Notes: - (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26. - (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34. ### FastTrack Interconnect Routing Structure In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins. Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect. Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel. Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13). Figure 14. FLEX 10KE Interconnect Resources ### I/O Element An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers. ### Column-to-IOE Connections When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17). Figure 17. FLEX 10KE Column-to-IOE Connections The values for m and n are provided in Table 11. Table 11 lists the FLEX 10KE column-to-IOE interconnect resources. | Table 11. FLEX 10KE Column-to-IOE Interconnect Resources | | | | | | | |----------------------------------------------------------|-------------------------|-----------------------------|--|--|--|--| | Device | Channels per Column (n) | Column Channels per Pin (m) | | | | | | EPF10K30E | 24 | 16 | | | | | | EPF10K50E<br>EPF10K50S | 24 | 16 | | | | | | EPF10K100E | 24 | 16 | | | | | | EPF10K130E | 32 | 24 | | | | | | EPF10K200E<br>EPF10K200S | 48 | 40 | | | | | ## SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package to an EPF10K200S device in a 672-pin FineLine BGA package. The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18). Figure 18. SameFrame Pin-Out Example 256-Pin FineLine BGA Packag (Reduced I/O Count or Logic Requirements) 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements) ## ClockLock & ClockBoost Features To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth. All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support ClockLock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit. The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins. The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted. The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used. Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively. | Table 12. | . ClockLock & ClockBoost Param | eters for -1 Speed-C | Grade Device | es | | | |-----------------------|-------------------------------------------------------------------------|----------------------|--------------|-----|------------|------| | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | $t_R$ | Input rise time | | | | 5 | ns | | t <sub>F</sub> | Input fall time | | | | 5 | ns | | t <sub>INDUTY</sub> | Input duty cycle | | 40 | | 60 | % | | f <sub>CLK1</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 1) | | 25 | | 180 | MHz | | f <sub>CLK2</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 2) | | 16 | | 90 | MHz | | f <sub>CLKDEV</sub> | Input deviation from user specification in the MAX+PLUS II software (1) | | | | 25,000 (2) | PPM | | t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks) | | | | 100 | ps | | t <sub>LOCK</sub> | Time required for ClockLock or ClockBoost to acquire lock (3) | | | | 10 | μs | | t <sub>JITTER</sub> | Jitter on ClockLock or ClockBoost- | $t_{INCLKSTB} < 100$ | | | 250 | ps | | | generated clock (4) | $t_{INCLKSTB} < 50$ | | | 200 (4) | ps | | t <sub>OUTDUTY</sub> | Duty cycle for ClockLock or ClockBoost-generated clock | | 40 | 50 | 60 | % | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------------------------------|----------------------|-----|-----|------------|------| | $t_R$ | Input rise time | | | | 5 | ns | | t <sub>F</sub> | Input fall time | | | | 5 | ns | | t <sub>INDUTY</sub> | Input duty cycle | | 40 | | 60 | % | | f <sub>CLK1</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 1) | | 25 | | 75 | MHz | | f <sub>CLK2</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 2) | | 16 | | 37.5 | MHz | | f <sub>CLKDEV</sub> | Input deviation from user specification in the MAX+PLUS II software (1) | | | | 25,000 (2) | PPM | | t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks) | | | | 100 | ps | | t <sub>LOCK</sub> | Time required for ClockLock or ClockBoost to acquire lock (3) | | | | 10 | μs | | t <sub>JITTER</sub> | Jitter on ClockLock or ClockBoost- | $t_{INCLKSTB} < 100$ | | | 250 | ps | | | generated clock (4) | $t_{INCLKSTB} < 50$ | | | 200 (4) | ps | | t <sub>OUTDUTY</sub> | Duty cycle for ClockLock or<br>ClockBoost-generated clock | | 40 | 50 | 60 | % | #### Notes to tables: - (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter. - (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period. - (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration. - (4) The $t_{IITTER}$ specification is measured under long-term observation. The maximum value for $t_{IITTER}$ is 200 ps if $t_{INCLKSTB}$ is lower than 50 ps. # I/O Configuration This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for FLEX 10KE devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting $V_{\rm CCIO}$ to a different voltage than $V_{\rm CCINT}.$ Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu). The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V $V_{\rm CCINT}$ level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with $V_{\rm CCIO}$ levels higher than 3.0 V achieve a faster timing delay of $t_{OD2}$ instead of $t_{OD1}$ . Table 14 summarizes FLEX 10KE MultiVolt I/O support. | Table 14. FLEX 10KE MultiVolt I/O Support | | | | | | | |-------------------------------------------|----------|------------------------------------|--------------|--------------|----------|----------| | V <sub>CCIO</sub> (V) | Inj | Input Signal (V) Output Signal (V) | | | | | | | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | 2.5 | ✓ | <b>√</b> (1) | <b>√</b> (1) | ✓ | | | | 3.3 | <b>✓</b> | <b>✓</b> | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b> | <b>✓</b> | #### Notes: - (1) The PCI clamping diode must be disabled to drive an input with voltages higher than $V_{\rm CCIO}$ . - (2) When $V_{\rm CCIO}$ = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs. Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. ### Power Sequencing & Hot-Socketing Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power planes can be powered in any order. Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user. | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------|-------------|-------------------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 2.30 (2.30) | 2.70 (2.70) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.30 (2.30) | 2.70 (2.70) | V | | VI | Input voltage | (5) | -0.5 | 5.75 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | ° C | | | | For industrial use | -40 | 85 | ° C | | T <sub>J</sub> | Operating temperature | For commercial use | 0 | 85 | ° C | | | | For industrial use | -40 | 100 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Table 21. 2.5-V EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E & EPF10K200S Device Recommended Operating Conditions | | | | | | | |-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|------------------|-------------------|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | | | Supply voltage for output buffers, 2.5-V operation | (3), (4) | 2.375<br>(2.375) | 2.625<br>(2.625) | V | | | V <sub>I</sub> | Input voltage | (5) | -0.5 | 5.75 | V | | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | ° C | | | | | For industrial use | -40 | 85 | ° C | | | TJ | Operating temperature | For commercial use | 0 | 85 | ° C | | | | | For industrial use | -40 | 100 | ° C | | | t <sub>R</sub> | Input rise time | | | 40 | ns | | | t <sub>F</sub> | Input fall time | | | 40 | ns | | | Table 24. LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | |------------------------------------------------------------|----------------------------------------|-----------|--|--| | Symbol | Parameter | Condition | | | | t <sub>CLR</sub> | LE register clear delay | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | $t_{CL}$ | Minimum clock low time from clock pin | | | | | Table 25. IOL | E Timing Microparameters Note (1) | | |---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------| | Symbol | Parameter | Conditions | | $t_{IOD}$ | IOE data delay | | | t <sub>IOC</sub> | IOE register control signal delay | | | t <sub>IOCO</sub> | IOE register clock-to-output delay | | | t <sub>IOCOMB</sub> | IOE combinatorial delay | | | t <sub>IOSU</sub> | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear | | | t <sub>IOH</sub> | IOE register hold time for data and enable signals after clock | | | t <sub>IOCLR</sub> | IOE register clear time | | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | $t_{XZ}$ | IOE output buffer disable delay | | | $t_{ZX1}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | $t_{ZX2}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | t <sub>INREG</sub> | IOE input pad and buffer to IOE register delay | | | t <sub>IOFD</sub> | IOE register feedback delay | | | t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay | | | Table 30. External Bidirectional Timing Parameters Note (9) | | | | | | | | | | |-------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------|--|--|--|--|--|--|--| | Symbol | Parameter | Conditions | | | | | | | | | <sup>t</sup> INSUBIDIR | Setup time for bi-directional pins with global clock at same-row or same-column LE register | | | | | | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at same-row or same-column LE register | | | | | | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | | | | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 35 pF | | | | | | | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | C1 = 35 pF | | | | | | | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate= off | C1 = 35 pF | | | | | | | | ### Notes to tables: - Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly. - (2) Operating conditions: VCCIO = $3.3 \text{ V} \pm 10\%$ for commercial or industrial use. - (3) Operating conditions: VCCIO = $2.5 \text{ V} \pm 5\%$ for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices. - (4) Operating conditions: VCCIO = 3.3 V. - (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered. - (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters. - (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance. - (8) Contact Altera Applications for test circuit specifications and test conditions. - (9) This timing parameter is sample-tested only. - (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2. Figure 30. EAB Synchronous Timing Waveforms ### **EAB Synchronous Read** ### EAB Synchronous Write (EAB Output Registers Used) Tables 31 through 37 show EPF10K30E device internal and external timing parameters. | Table 31. EPF10K30E Device LE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | | | | |-----------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.1 | ns | | | | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 1.0 | ns | | | | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | | | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | | | | Symbol | -1 Spee | ed Grade | -2 Speed Grade | | -3 Spee | d Grade | Unit | |------------------------|---------|----------|----------------|-----|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.0 | | 2.7 | ns | | t <sub>EABDATA1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>EABWE1</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | t <sub>EABWE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABRE1</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>EABBYPASS</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.4 | | 0.6 | | ns | | t <sub>EABCLR</sub> | 0.3 | | 0.3 | | 0.5 | | ns | | $t_{AA}$ | | 3.2 | | 3.8 | | 5.1 | ns | | $t_{WP}$ | 2.5 | | 2.9 | | 3.9 | | ns | | $t_{RP}$ | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>WDSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | $t_{WDH}$ | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 1.7 | | 2.0 | | 2.7 | | ns | | $t_{WAH}$ | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>RASU</sub> | 3.1 | | 3.7 | | 5.0 | | ns | | t <sub>RAH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | $t_{WO}$ | | 2.5 | | 2.9 | | 3.9 | ns | | t <sub>DD</sub> | | 2.5 | | 2.9 | | 3.9 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.5 | | 2.9 | | 3.9 | | ns | | Table 43. EPF10K50E External Timing Parameters Notes (1), (2) | | | | | | | | | | | |---------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 8.5 | | 10.0 | | 13.5 | ns | | | | | t <sub>INSU</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | | | | t <sub>INH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>outco</sub> | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.7 | - | - | ns | | | | | Table 44. EPF10K50E External Bidirectional Timing Parameters Notes (1), (2) | | | | | | | | | | | | |-----------------------------------------------------------------------------|---------|---------|---------|----------------|-----|---------|------|--|--|--|--| | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSUBIDIR</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | toutcobidir | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | | | t <sub>XZBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | | | | | | t <sub>ZXBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | | | | | ### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. Tables 45 through 51 show EPF10K100E device internal and external timing parameters. | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit | |---------------------|---------|----------|---------|---------|---------|----------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 1.0 | | 1.5 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.8 | | 1.1 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | $t_{EN}$ | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | Table 54. EPF10 | K130E Device | EAB Intern | al Micropara | ameters (Pa | art 2 of 2) | Note (1) | | |---------------------|----------------|------------|--------------|----------------|-------------|----------|------| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{DD}$ | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>EABOUT</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | Table 55. EPF10K130E Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | |--------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABAA</sub> | | 5.9 | | 7.5 | | 9.9 | ns | | | t <sub>EABRCOMB</sub> | 5.9 | | 7.5 | | 9.9 | | ns | | | t <sub>EABRCREG</sub> | 5.1 | | 6.4 | | 8.5 | | ns | | | t <sub>EABWP</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | t <sub>EABWCOMB</sub> | 5.9 | | 7.7 | | 10.3 | | ns | | | t <sub>EABWCREG</sub> | 5.4 | | 7.0 | | 9.4 | | ns | | | t <sub>EABDD</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | t <sub>EABDATACO</sub> | | 0.5 | | 0.7 | | 0.8 | ns | | | t <sub>EABDATASU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | t <sub>EABDATAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | t <sub>EABWESU</sub> | 1.1 | | 1.4 | | 1.9 | | ns | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | t <sub>EABWDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | | t <sub>EABWASU</sub> | 4.1 | | 5.1 | | 6.8 | | ns | | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWO</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | Table 66. EPF10K50S Device LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | | |-----------------------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|--|--| | Symbol | -1 Spec | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | | | | t <sub>CASC</sub> | | 0.5 | | 0.8 | | 1.0 | ns | | | | | $t_{\mathbb{C}}$ | | 0.5 | | 0.6 | | 0.8 | ns | | | | | $t_{CO}$ | | 0.6 | | 0.6 | | 0.7 | ns | | | | | t <sub>COMB</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | | $t_{SU}$ | 0.5 | | 0.6 | | 0.7 | | ns | | | | | $t_H$ | 0.5 | | 0.6 | | 0.8 | | ns | | | | | t <sub>PRE</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | | | | t <sub>CLR</sub> | | 0.8 | | 1.0 | | 1.2 | ns | | | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | | | Table 67. EPF10K50S Device IOE Timing Microparameters Note (1) | | | | | | | | | | |----------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{IOD}$ | | 1.3 | | 1.3 | | 1.9 | ns | | | | $t_{IOC}$ | | 0.3 | | 0.4 | | 0.4 | ns | | | | t <sub>IOCO</sub> | | 1.7 | | 2.1 | | 2.6 | ns | | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | t <sub>IOSU</sub> | 0.8 | | 1.0 | | 1.3 | | ns | | | | t <sub>IOH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.4 | ns | | | | t <sub>OD1</sub> | | 1.2 | | 1.2 | | 1.9 | ns | | | | t <sub>OD2</sub> | | 0.7 | | 0.8 | | 1.7 | ns | | | | $t_{OD3}$ | | 2.7 | | 3.0 | | 4.3 | ns | | | | $t_{XZ}$ | | 4.7 | | 5.7 | | 7.5 | ns | | | | $t_{ZX1}$ | | 4.7 | | 5.7 | | 7.5 | ns | | | | $t_{ZX2}$ | | 4.2 | | 5.3 | | 7.3 | ns | | | | $t_{ZX3}$ | | 6.2 | | 7.5 | | 9.9 | ns | | | | t <sub>INREG</sub> | | 3.5 | | 4.2 | | 5.6 | ns | | | | t <sub>IOFD</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | | | $t_{INCOMB}$ | | 1.1 | | 1.3 | | 1.8 | ns | | | | Table 69. EPF10 | K50S Device | EAB Interna | l Timing Ma | croparamet | ers Note | (1) | | |------------------------|----------------|-------------|----------------|------------|----------------|-----|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 3.7 | | 5.2 | | 7.0 | ns | | t <sub>EABRCCOMB</sub> | 3.7 | | 5.2 | | 7.0 | | ns | | t <sub>EABRCREG</sub> | 3.5 | | 4.9 | | 6.6 | | ns | | t <sub>EABWP</sub> | 2.0 | | 2.8 | | 3.8 | | ns | | t <sub>EABWCCOMB</sub> | 4.5 | | 6.3 | | 8.6 | | ns | | t <sub>EABWCREG</sub> | 5.6 | | 7.8 | | 10.6 | | ns | | t <sub>EABDD</sub> | | 3.8 | | 5.3 | | 7.2 | ns | | t <sub>EABDATACO</sub> | | 0.8 | | 1.1 | | 1.5 | ns | | t <sub>EABDATASU</sub> | 1.1 | | 1.6 | | 2.1 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 0.7 | | 1.0 | | 1.3 | | ns | | t <sub>EABWEH</sub> | 0.4 | | 0.6 | | 0.8 | | ns | | t <sub>EABWDSU</sub> | 1.2 | | 1.7 | | 2.2 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 1.6 | | 2.3 | | 3.0 | | ns | | t <sub>EABWAH</sub> | 0.9 | | 1.2 | | 1.8 | | ns | | t <sub>EABWO</sub> | | 3.1 | | 4.3 | | 5.9 | ns | | Table 70. EPF10K50S Device Interconnect Timing Microparameters Note (1) | | | | | | | | | | |-------------------------------------------------------------------------|---------|---------|----------------|-----|---------|---------|------|--|--| | Symbol | -1 Spee | d Grade | -2 Speed Grade | | -3 Spee | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DIN2IOE</sub> | | 3.1 | | 3.7 | | 4.6 | ns | | | | t <sub>DIN2LE</sub> | | 1.7 | | 2.1 | | 2.7 | ns | | | | t <sub>DIN2DATA</sub> | | 2.7 | | 3.1 | | 5.1 | ns | | | | t <sub>DCLK2IOE</sub> | | 1.6 | | 1.9 | | 2.6 | ns | | | | t <sub>DCLK2LE</sub> | | 1.7 | | 2.1 | | 2.7 | ns | | | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | | t <sub>SAMEROW</sub> | | 1.5 | | 1.7 | | 2.4 | ns | | | | t <sub>SAME</sub> COLUMN | | 1.0 | | 1.3 | | 2.1 | ns | | | | t <sub>DIFFROW</sub> | | 2.5 | | 3.0 | | 4.5 | ns | | | | t <sub>TWOROWS</sub> | | 4.0 | | 4.7 | | 6.9 | ns | | | | t <sub>LEPERIPH</sub> | | 2.6 | | 2.9 | | 3.4 | ns | | | | t <sub>LABCARRY</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | | | t <sub>LABCASC</sub> | | 8.0 | | 1.0 | | 1.3 | ns | | |