# E·XFL

# Altera - EPF10K130EBC356-1X Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

# Details

| Details                        |                                                                 |
|--------------------------------|-----------------------------------------------------------------|
| Product Status                 | Active                                                          |
| Number of LABs/CLBs            | 832                                                             |
| Number of Logic Elements/Cells |                                                                 |
| Total RAM Bits                 | -                                                               |
| Number of I/O                  | 274                                                             |
| Number of Gates                | -                                                               |
| Voltage - Supply               | 2.375V ~ 2.625V                                                 |
| Mounting Type                  | Surface Mount                                                   |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                 |
| Package / Case                 | 356-LBGA                                                        |
| Supplier Device Package        | 356-BGA (35x35)                                                 |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epf10k130ebc356-1x |
|                                |                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LE in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

# Logic Element

The LE, the smallest unit of logic in the FLEX 10KE architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure (see Figure 8).





# Figure 11. FLEX 10KE LE Operating Modes









#### **Clearable Counter Mode**



In addition to the six clear and preset modes, FLEX 10KE devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality.



# Altera Corporation

# FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13).





# I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers. On all FLEX 10KE devices (except EPF10K50E and EPF10K200E devices), the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. EPF10K50S and EPF10K200S devices also support this feature. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs).

Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across the device and provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals.

When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on a LAB-by-LAB basis.

The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement.

When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock.

### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

#### Figure 19. Specifications for Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively.

| Symbol                | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| t <sub>R</sub>        | Input rise time                                                               |                      |     |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                               |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>   | Input duty cycle                                                              |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)       |                      | 25  |     | 180        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)       |                      | 16  |     | 90         | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock $(3)$               |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                       | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |

Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

# Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Sumbol            | Parameter                                      | Min    | Max   | Unit |
|-------------------|------------------------------------------------|--------|-------|------|
| Symbol            | Parameter                                      | IVIIII | IVIAX | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100    |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50     |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50     |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20     |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45     |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |        | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |        | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |        | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20     |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45     |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |        | 35    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |        | 35    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |        | 35    | ns   |



Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols.

| Symbol              | Parameter                                                                    |  |  |  |  |  |  |
|---------------------|------------------------------------------------------------------------------|--|--|--|--|--|--|
| t <sub>LUT</sub>    | LUT delay for data-in                                                        |  |  |  |  |  |  |
| t <sub>CLUT</sub>   | LUT delay for carry-in                                                       |  |  |  |  |  |  |
| t <sub>RLUT</sub>   | LUT delay for LE register feedback                                           |  |  |  |  |  |  |
| t <sub>PACKED</sub> | Data-in to packed register delay                                             |  |  |  |  |  |  |
| t <sub>EN</sub>     | LE register enable delay                                                     |  |  |  |  |  |  |
| t <sub>CICO</sub>   | Carry-in to carry-out delay                                                  |  |  |  |  |  |  |
| t <sub>CGEN</sub>   | Data-in to carry-out delay                                                   |  |  |  |  |  |  |
| t <sub>CGENR</sub>  | LE register feedback to carry-out delay                                      |  |  |  |  |  |  |
| t <sub>CASC</sub>   | Cascade-in to cascade-out delay                                              |  |  |  |  |  |  |
| t <sub>C</sub>      | LE register control signal delay                                             |  |  |  |  |  |  |
| t <sub>CO</sub>     | LE register clock-to-output delay                                            |  |  |  |  |  |  |
| t <sub>COMB</sub>   | Combinatorial delay                                                          |  |  |  |  |  |  |
| t <sub>SU</sub>     | LE register setup time for data and enable signals before clock; LE register |  |  |  |  |  |  |
|                     | recovery time after asynchronous clear, preset, or load                      |  |  |  |  |  |  |
| t <sub>H</sub>      | LE register hold time for data and enable signals after clock                |  |  |  |  |  |  |
| t <sub>PRE</sub>    | LE register preset delay                                                     |  |  |  |  |  |  |

# FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 24. LE     | Timing Microparameters (Part 2 of 2) Note (1) |           |
|------------------|-----------------------------------------------|-----------|
| Symbol           | Parameter                                     | Condition |
| t <sub>CLR</sub> | LE register clear delay                       |           |
| t <sub>CH</sub>  | Minimum clock high time from clock pin        |           |
| t <sub>CL</sub>  | Minimum clock low time from clock pin         |           |

| Table 25. IO        | E Timing Microparameters Note (1)                                                                                     |                |
|---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|
| Symbol              | Parameter                                                                                                             | Conditions     |
| t <sub>IOD</sub>    | IOE data delay                                                                                                        |                |
| t <sub>IOC</sub>    | IOE register control signal delay                                                                                     |                |
| t <sub>IOCO</sub>   | IOE register clock-to-output delay                                                                                    |                |
| t <sub>IOCOMB</sub> | IOE combinatorial delay                                                                                               |                |
| t <sub>IOSU</sub>   | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear |                |
| t <sub>IOH</sub>    | IOE register hold time for data and enable signals after clock                                                        |                |
| t <sub>IOCLR</sub>  | IOE register clear time                                                                                               |                |
| t <sub>OD1</sub>    | Output buffer and pad delay, slow slew rate = off, $V_{CCIO}$ = 3.3 V                                                 | C1 = 35 pF (2) |
| t <sub>OD2</sub>    | Output buffer and pad delay, slow slew rate = off, $V_{CCIO}$ = 2.5 V                                                 | C1 = 35 pF (3) |
| t <sub>OD3</sub>    | Output buffer and pad delay, slow slew rate = on                                                                      | C1 = 35 pF (4) |
| t <sub>XZ</sub>     | IOE output buffer disable delay                                                                                       |                |
| t <sub>ZX1</sub>    | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO}$ = 3.3 V                                              | C1 = 35 pF (2) |
| t <sub>ZX2</sub>    | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO}$ = 2.5 V                                              | C1 = 35 pF (3) |
| t <sub>ZX3</sub>    | IOE output buffer enable delay, slow slew rate = on                                                                   | C1 = 35 pF (4) |
| t <sub>INREG</sub>  | IOE input pad and buffer to IOE register delay                                                                        |                |
| t <sub>IOFD</sub>   | IOE register feedback delay                                                                                           |                |
| t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay                                                              |                |

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, or the EAB macroparameters in Tables 26 and 27.

EAB Asynchronous Read WE \_ a0 a2 Address a1 a3 – t<sub>EABAA</sub>t<sub>EABRCCOMB</sub> Data-Out d0 d3 d1 d2 **EAB Asynchronous Write** WE  $t_{EABWP}$ ► t<sub>EABWDH</sub> t<sub>EABWDSU</sub> ×. din0 din1 Data-In t<sub>EABWASU</sub> t<sub>EABWAH</sub> t<sub>EABWCCOMB</sub> Address a0 a1 a2  $t_{EABDD}$ Data-Out din0 din1 dout2

#### Figure 29. EAB Asynchronous Timing Waveforms

| Symbol                  | -1 Spee | d Grade | -2 Speed Grade |     | -3 Spee | ed Grade | Unit |
|-------------------------|---------|---------|----------------|-----|---------|----------|------|
|                         | Min     | Max     | Min            | Max | Min     | Max      |      |
| t <sub>DIN2IOE</sub>    |         | 1.8     |                | 2.4 |         | 2.9      | ns   |
| t <sub>DIN2LE</sub>     |         | 1.5     |                | 1.8 |         | 2.4      | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.5     |                | 1.8 |         | 2.2      | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.2     |                | 2.6 |         | 3.0      | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.5     |                | 1.8 |         | 2.4      | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1     |                | 0.2 |         | 0.3      | ns   |
| t <sub>SAMEROW</sub>    |         | 2.0     |                | 2.4 |         | 2.7      | ns   |
| t <sub>SAMECOLUMN</sub> |         | 0.7     |                | 1.0 |         | 0.8      | ns   |
| t <sub>DIFFROW</sub>    |         | 2.7     |                | 3.4 |         | 3.5      | ns   |
| t <sub>TWOROWS</sub>    |         | 4.7     |                | 5.8 |         | 6.2      | ns   |
| t <sub>LEPERIPH</sub>   |         | 2.7     |                | 3.4 |         | 3.8      | ns   |
| t <sub>LABCARRY</sub>   |         | 0.3     |                | 0.4 |         | 0.5      | ns   |
| t <sub>LABCASC</sub>    |         | 0.8     |                | 0.8 |         | 1.1      | ns   |

| Symbol                            | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|-----------------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                                   | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>DRR</sub>                  |                | 8.0 |                | 9.5 |                | 12.5 | ns   |
| t <sub>INSU</sub> (3)             | 2.1            |     | 2.5            |     | 3.9            |      | ns   |
| t <sub>INH</sub> (3)              | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| <sup>t</sup> оитсо <sup>(3)</sup> | 2.0            | 4.9 | 2.0            | 5.9 | 2.0            | 7.6  | ns   |
| t <sub>INSU</sub> (4)             | 1.1            |     | 1.5            |     | -              |      | ns   |
| t <sub>INH</sub> (4)              | 0.0            |     | 0.0            |     | -              |      | ns   |
| t <sub>оитсо</sub> (4)            | 0.5            | 3.9 | 0.5            | 4.9 | -              | -    | ns   |
| t <sub>PCISU</sub>                | 3.0            |     | 4.2            |     | -              |      | ns   |
| t <sub>PCIH</sub>                 | 0.0            |     | 0.0            |     | -              |      | ns   |
| t <sub>PCICO</sub>                | 2.0            | 6.0 | 2.0            | 7.5 | _              | -    | ns   |

| Table 37. EPF10K            | 30E Externa    | Notes (1), (2) |                |     |                |     |      |  |
|-----------------------------|----------------|----------------|----------------|-----|----------------|-----|------|--|
| Symbol                      | -1 Speed Grade |                | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                             | Min            | Max            | Min            | Max | Min            | Max |      |  |
| t <sub>INSUBIDIR</sub> (3)  | 2.8            |                | 3.9            |     | 5.2            |     | ns   |  |
| t <sub>INHBIDIR</sub> (3)   | 0.0            |                | 0.0            |     | 0.0            |     | ns   |  |
| t <sub>INSUBIDIR</sub> (4)  | 3.8            |                | 4.9            |     | -              |     | ns   |  |
| t <sub>INHBIDIR</sub> (4)   | 0.0            |                | 0.0            |     | -              |     | ns   |  |
| t <sub>OUTCOBIDIR</sub> (3) | 2.0            | 4.9            | 2.0            | 5.9 | 2.0            | 7.6 | ns   |  |
| t <sub>XZBIDIR</sub> (3)    |                | 6.1            |                | 7.5 |                | 9.7 | ns   |  |
| t <sub>ZXBIDIR</sub> (3)    |                | 6.1            |                | 7.5 |                | 9.7 | ns   |  |
| t <sub>OUTCOBIDIR</sub> (4) | 0.5            | 3.9            | 0.5            | 4.9 | -              | -   | ns   |  |
| t <sub>XZBIDIR</sub> (4)    |                | 5.1            |                | 6.5 |                | -   | ns   |  |
| t <sub>ZXBIDIR</sub> (4)    |                | 5.1            |                | 6.5 |                | -   | ns   |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|---------------------|----------------|-----|----------------|-----|---------|---------|------|
|                     | Min            | Мах | Min            | Мах | Min     | Max     |      |
| t <sub>LUT</sub>    |                | 0.6 |                | 0.9 |         | 1.3     | ns   |
| t <sub>CLUT</sub>   |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| t <sub>RLUT</sub>   |                | 0.7 |                | 0.8 |         | 1.1     | ns   |
| t <sub>PACKED</sub> |                | 0.4 |                | 0.5 |         | 0.6     | ns   |
| t <sub>EN</sub>     |                | 0.6 |                | 0.7 |         | 0.9     | ns   |
| t <sub>CICO</sub>   |                | 0.2 |                | 0.2 |         | 0.3     | ns   |
| t <sub>CGEN</sub>   |                | 0.5 |                | 0.5 |         | 0.8     | ns   |
| t <sub>CGENR</sub>  |                | 0.2 |                | 0.2 |         | 0.3     | ns   |
| t <sub>CASC</sub>   |                | 0.8 |                | 1.0 |         | 1.4     | ns   |
| t <sub>C</sub>      |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| t <sub>CO</sub>     |                | 0.7 |                | 0.7 |         | 0.9     | ns   |
| t <sub>COMB</sub>   |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| t <sub>SU</sub>     | 0.7            |     | 0.7            |     | 0.8     |         | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                 | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Unit |
|------------------------|----------------|-----|---------|----------------|-----|---------|------|
|                        | Min            | Max | Min     | Max            | Min | Max     |      |
| t <sub>DRR</sub>       |                | 9.0 |         | 12.0           |     | 16.0    | ns   |
| t <sub>INSU</sub> (3)  | 2.0            |     | 2.5     |                | 3.3 |         | ns   |
| t <sub>INH</sub> (3)   | 0.0            |     | 0.0     |                | 0.0 |         | ns   |
| t <sub>оитсо</sub> (3) | 2.0            | 5.2 | 2.0     | 6.9            | 2.0 | 9.1     | ns   |
| t <sub>INSU</sub> (4)  | 2.0            |     | 2.2     |                | -   |         | ns   |
| t <sub>INH</sub> (4)   | 0.0            |     | 0.0     |                | -   |         | ns   |
| t <sub>оитсо</sub> (4) | 0.5            | 3.0 | 0.5     | 4.6            | -   | -       | ns   |
| t <sub>PCISU</sub>     | 3.0            |     | 6.2     |                | -   |         | ns   |
| t <sub>PCIH</sub>      | 0.0            |     | 0.0     |                | -   |         | ns   |
| t <sub>PCICO</sub>     | 2.0            | 6.0 | 2.0     | 6.9            | -   | _       | ns   |

 Table 51. EPF10K100E External Bidirectional Timing Parameters
 Notes (1), (2)

| Symbol                     | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |
|----------------------------|----------------|-----|----------------|-----|----------------|------|------|--|
|                            | Min            | Max | Min            | Max | Min            | Max  |      |  |
| t <sub>INSUBIDIR</sub> (3) | 1.7            |     | 2.5            |     | 3.3            |      | ns   |  |
| t <sub>inhbidir</sub> (3)  | 0.0            |     | 0.0            |     | 0.0            |      | ns   |  |
| t <sub>INSUBIDIR</sub> (4) | 2.0            |     | 2.8            |     | -              |      | ns   |  |
| t <sub>INHBIDIR</sub> (4)  | 0.0            |     | 0.0            |     | -              |      | ns   |  |
| toutcobidir (3)            | 2.0            | 5.2 | 2.0            | 6.9 | 2.0            | 9.1  | ns   |  |
| t <sub>XZBIDIR</sub> (3)   |                | 5.6 |                | 7.5 |                | 10.1 | ns   |  |
| t <sub>ZXBIDIR</sub> (3)   |                | 5.6 |                | 7.5 |                | 10.1 | ns   |  |
| toutcobidir (4)            | 0.5            | 3.0 | 0.5            | 4.6 | -              | -    | ns   |  |
| t <sub>XZBIDIR</sub> (4)   |                | 4.6 |                | 6.5 |                | -    | ns   |  |
| t <sub>ZXBIDIR</sub> (4)   |                | 4.6 |                | 6.5 |                | -    | ns   |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10K130E Device LE Timing Microparameters       Note (1) |                |     |                |     |                |     |      |
|----------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                               | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                      | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>LUT</sub>                                                     |                | 0.6 |                | 0.9 |                | 1.3 | ns   |
| t <sub>CLUT</sub>                                                    |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>RLUT</sub>                                                    |                | 0.7 |                | 0.9 |                | 0.2 | ns   |
| t <sub>PACKED</sub>                                                  |                | 0.3 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EN</sub>                                                      |                | 0.2 |                | 0.3 |                | 0.4 | ns   |
| t <sub>CICO</sub>                                                    |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>CGEN</sub>                                                    |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>CGENR</sub>                                                   |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| tCASC                                                                |                | 0.6 |                | 0.9 |                | 1.2 | ns   |
| t <sub>C</sub>                                                       |                | 0.3 |                | 0.5 |                | 0.6 | ns   |
| t <sub>CO</sub>                                                      |                | 0.5 |                | 0.7 |                | 0.8 | ns   |
| t <sub>COMB</sub>                                                    |                | 0.3 |                | 0.5 |                | 0.6 | ns   |
| t <sub>SU</sub>                                                      | 0.5            |     | 0.7            |     | 0.8            |     | ns   |
| t <sub>H</sub>                                                       | 0.6            |     | 0.7            |     | 1.0            |     | ns   |
| t <sub>PRE</sub>                                                     |                | 0.9 |                | 1.2 |                | 1.6 | ns   |
| t <sub>CLR</sub>                                                     |                | 0.9 |                | 1.2 |                | 1.6 | ns   |
| t <sub>CH</sub>                                                      | 1.5            |     | 1.5            |     | 2.5            |     | ns   |
| t <sub>CL</sub>                                                      | 1.5            |     | 1.5            |     | 2.5            |     | ns   |

 Table 53. EPF10K130E Device IOE Timing Microparameters
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOCO</sub>   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOCOMB</sub> |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOSU</sub>   | 1.0            |     | 1.2            |     | 1.6            |     | ns   |
| t <sub>IOH</sub>    | 0.9            |     | 0.9            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>OD1</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |
| t <sub>OD2</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABWE1</sub>    |                | 1.4 |                | 1.7 |                | 2.3 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0   |                | 0   |                | 0   | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>AA</sub>        |                | 3.1 |                | 3.7 |                | 4.9 | ns   |
| t <sub>WP</sub>        | 3.3            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>RP</sub>        | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDSU</sub>      | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| t <sub>WASU</sub>      | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>WAH</sub>       | 2.1            |     | 2.5            |     | 3.3            |     | ns   |
| t <sub>RASU</sub>      | 2.2            |     | 2.6            |     | 3.5            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>DD</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 3.3            |     | 4.0            |     | 5.3            | İ   | ns   |

Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2)

| Note | (1) |
|------|-----|
|      | (1) |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.1 |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub> | 5.1            |     | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub> | 4.8            |     | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>    | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

| Symbol                       | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|------------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                              | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>DRR</sub>             |                | 8.0 |                | 9.5 |                | 12.5 | ns   |
| t <sub>INSU</sub> (2)        | 2.4            |     | 2.9            |     | 3.9            |      | ns   |
| t <sub>INH</sub> (2)         | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>оитсо</sub> (2)       | 2.0            | 4.3 | 2.0            | 5.2 | 2.0            | 7.3  | ns   |
| t <sub>INSU</sub> (3)        | 2.4            |     | 2.9            |     |                |      | ns   |
| t <sub>INH</sub> (3)         | 0.0            |     | 0.0            |     |                |      | ns   |
| <b>t<sub>оитсо (3)</sub></b> | 0.5            | 3.3 | 0.5            | 4.1 |                |      | ns   |
| t <sub>PCISU</sub>           | 2.4            |     | 2.9            |     | -              |      | ns   |
| t <sub>PCIH</sub>            | 0.0            |     | 0.0            |     | -              |      | ns   |
| t <sub>PCICO</sub>           | 2.0            | 6.0 | 2.0            | 7.7 | -              | -    | ns   |

 Table 72. EPF10K50S External Bidirectional Timing Parameters
 Note (1)

| Symbol                     | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|----------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                            | Min            | Мах | Min            | Max | Min            | Max  |      |
| t <sub>INSUBIDIR</sub> (2) | 2.7            |     | 3.2            |     | 4.3            |      | ns   |
| t <sub>INHBIDIR</sub> (2)  | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>inhbidir</sub> (3)  | 0.0            |     | 0.0            |     | -              |      | ns   |
| t <sub>insubidir</sub> (3) | 3.7            |     | 4.2            |     | -              |      | ns   |
| toutcobidir (2)            | 2.0            | 4.5 | 2.0            | 5.2 | 2.0            | 7.3  | ns   |
| t <sub>XZBIDIR</sub> (2)   |                | 6.8 |                | 7.8 |                | 10.1 | ns   |
| t <sub>ZXBIDIR</sub> (2)   |                | 6.8 |                | 7.8 |                | 10.1 | ns   |
| toutcobidir (3)            | 0.5            | 3.5 | 0.5            | 4.2 | -              | -    |      |
| t <sub>XZBIDIR</sub> (3)   |                | 6.8 |                | 8.4 |                | -    | ns   |
| t <sub>ZXBIDIR</sub> (3)   |                | 6.8 |                | 8.4 |                | -    | ns   |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30.

(2) This parameter is measured without use of the ClockLock or ClockBoost circuits.

(3) This parameter is measured with use of the ClockLock or ClockBoost circuits

| Device<br>Pin-Outs  | See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information.                                                      |  |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Revision<br>History | The information contained in the <i>FLEX 10KE Embedded Programmable Logic Data Sheet</i> version 2.5 supersedes information published in previous versions. |  |  |  |  |  |
|                     | Version 2.5                                                                                                                                                 |  |  |  |  |  |
|                     | The following changes were made to the <i>FLEX 10KE Embedded Programmable Logic Data Sheet</i> version 2.5:                                                 |  |  |  |  |  |
|                     | <ul> <li><i>Note (1)</i> added to Figure 23.</li> <li>Text added to "I/O Element" section on page 34.</li> <li>Updated Table 22.</li> </ul>                 |  |  |  |  |  |
|                     | Version 2.4                                                                                                                                                 |  |  |  |  |  |
|                     | The following changes were made to the FLEX 10KE Embedded                                                                                                   |  |  |  |  |  |

Programmable Logic Data Sheet version 2.4: updated text on page 34 and page 63.