# E·XFL

# Intel - EPF10K130EBC600-1 Datasheet



Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

# Details

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 832                                                          |
| Number of Logic Elements/Cells | 6656                                                         |
| Total RAM Bits                 | 65536                                                        |
| Number of I/O                  | 424                                                          |
| Number of Gates                | 342000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 600-BGA                                                      |
| Supplier Device Package        | 600-BGA (45x45)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k130ebc600-1 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 5. FLEX 10KE Perform                  | nance    |         |                |                |                |       |
|---------------------------------------------|----------|---------|----------------|----------------|----------------|-------|
| Application                                 | Resource | es Used |                | Performance    |                | Units |
|                                             | LEs      | EABs    | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |       |
| 16-bit loadable counter                     | 16       | 0       | 285            | 250            | 200            | MHz   |
| 16-bit accumulator                          | 16       | 0       | 285            | 250            | 200            | MHz   |
| 16-to-1 multiplexer (1)                     | 10       | 0       | 3.5            | 4.9            | 7.0            | ns    |
| 16-bit multiplier with 3-stage pipeline (2) | 592      | 0       | 156            | 131            | 93             | MHz   |
| $256 \times 16$ RAM read cycle speed (2)    | 0        | 1       | 196            | 154            | 118            | MHz   |
| $256 \times 16$ RAM write cycle speed (2)   | 0        | 1       | 185            | 143            | 106            | MHz   |

# Table 5. FLEX 10KE Performance

#### Notes:

(1) This application uses combinatorial inputs and outputs.

(2) This application uses registered inputs and outputs.

Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$  functions.

| Table 6. FLEX 10KE Performanc                                  | e for Complex | Designs        |                |                |        |
|----------------------------------------------------------------|---------------|----------------|----------------|----------------|--------|
| Application                                                    | LEs Used      |                | Performance    |                | Units  |
|                                                                |               | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |        |
| 8-bit, 16-tap parallel finite impulse<br>response (FIR) filter | 597           | 192            | 156            | 116            | MSPS   |
| 8-bit, 512-point fast Fourier                                  | 1,854         | 23.4           | 28.7           | 38.9           | µs (1) |
| transform (FFT) function                                       |               | 113            | 92             | 68             | MHz    |
| a16450 universal asynchronous<br>receiver/transmitter (UART)   | 342           | 36             | 28             | 20.5           | MHz    |

### Note:

(1) These values are for calculation time. Calculation time = number of clocks required /  $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling]

For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information. EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

# Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7).

Figure 9 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 9. FLEX 10KE Carry Chain Operation (n-Bit Full Adder)



# Figure 11. FLEX 10KE LE Operating Modes









#### **Clearable Counter Mode**



# FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13).



# Figure 13. FLEX 10KE LAB Connections to Row & Column Interconnect





# I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers. When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Table 8. Peripheral Bus Sources for EPF10K30E, E | PF10K50E & EPF10K50S Devi | ices                   |
|--------------------------------------------------|---------------------------|------------------------|
| Peripheral<br>Control Signal                     | EPF10K30E                 | EPF10K50E<br>EPF10K50S |
| OEO                                              | Row A                     | Row A                  |
| OE1                                              | Row B                     | Row B                  |
| OE2                                              | Row C                     | Row D                  |
| OE3                                              | Row D                     | Row F                  |
| OE4                                              | Row E                     | Row H                  |
| OE5                                              | Row F                     | Row J                  |
| CLKENA0/CLK0/GLOBAL0                             | Row A                     | Row A                  |
| CLKENA1/OE6/GLOBAL1                              | Row B                     | Row C                  |
| CLKENA2/CLR0                                     | Row C                     | Row E                  |
| CLKENA3/OE7/GLOBAL2                              | Row D                     | Row G                  |
| CLKENA4/CLR1                                     | Row E                     | Row I                  |
| CLKENA5/CLK1/GLOBAL3                             | Row F                     | Row J                  |

Г

# SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ballcount packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18).





Printed Circuit Board Designed for 672-Pin FineLine BGA Package



 

 256-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)
 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

Figure 22 shows the required relationship between  $V_{CCIO}$  and  $V_{CCINT}$  for 3.3-V PCI compliance.



Figure 23 shows the typical output drive characteristics of FLEX 10KE devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compliant to the 3.3-V *PCI Local Bus Specification*, *Revision 2.2* (when VCCIO pins are connected to 3.3 V). FLEX 10KE devices with a -1 speed grade also comply with the drive strength requirements of the *PCI Local Bus Specification*, *Revision 2.2* (when VCCINT pins are powered with a minimum supply of 2.375 V, and VCCIO pins are connected to 3.3 V). Therefore, these devices can be used in open 5.0-V PCI systems.

#### **Altera Corporation**

Figure 25. FLEX 10KE Device LE Timing Model



## FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 43. EPF10    | K50E Externa | l Timing Pai | rameters | Notes (1), ( | (2)     |          |      |
|--------------------|--------------|--------------|----------|--------------|---------|----------|------|
| Symbol             | -1 Spee      | d Grade      | -2 Spee  | d Grade      | -3 Spee | ed Grade | Unit |
|                    | Min          | Max          | Min      | Max          | Min     | Max      |      |
| t <sub>DRR</sub>   |              | 8.5          |          | 10.0         |         | 13.5     | ns   |
| t <sub>INSU</sub>  | 2.7          |              | 3.2      |              | 4.3     |          | ns   |
| t <sub>INH</sub>   | 0.0          |              | 0.0      |              | 0.0     |          | ns   |
| t <sub>оитсо</sub> | 2.0          | 4.5          | 2.0      | 5.2          | 2.0     | 7.3      | ns   |
| t <sub>PCISU</sub> | 3.0          |              | 4.2      |              | -       |          | ns   |
| t <sub>PCIH</sub>  | 0.0          |              | 0.0      |              | -       |          | ns   |
| t <sub>PCICO</sub> | 2.0          | 6.0          | 2.0      | 7.7          | -       | -        | ns   |

 Table 44. EPF10K50E External Bidirectional Timing Parameters
 Notes (1), (2)

| Symbol                  | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | Unit |    |
|-------------------------|---------|----------|---------|---------|---------|------|----|
|                         | Min     | Max      | Min     | Max     | Min     | Max  |    |
| t <sub>INSUBIDIR</sub>  | 2.7     |          | 3.2     |         | 4.3     |      | ns |
| t <sub>INHBIDIR</sub>   | 0.0     |          | 0.0     |         | 0.0     |      | ns |
| t <sub>OUTCOBIDIR</sub> | 2.0     | 4.5      | 2.0     | 5.2     | 2.0     | 7.3  | ns |
| t <sub>XZBIDIR</sub>    |         | 6.8      |         | 7.8     |         | 10.1 | ns |
| t <sub>ZXBIDIR</sub>    |         | 6.8      |         | 7.8     |         | 10.1 | ns |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 45 through 51 show EPF10K100E device internal and external timing parameters.

| Table 45. EPF10     | K100E Devic | e LE Timing | Microparam | eters No | te (1)  |         |      |
|---------------------|-------------|-------------|------------|----------|---------|---------|------|
| Symbol              | -1 Spee     | ed Grade    | -2 Spee    | d Grade  | -3 Spee | d Grade | Unit |
|                     | Min         | Max         | Min        | Max      | Min     | Max     |      |
| t <sub>LUT</sub>    |             | 0.7         |            | 1.0      |         | 1.5     | ns   |
| t <sub>CLUT</sub>   |             | 0.5         |            | 0.7      |         | 0.9     | ns   |
| t <sub>RLUT</sub>   |             | 0.6         |            | 0.8      |         | 1.1     | ns   |
| t <sub>PACKED</sub> |             | 0.3         |            | 0.4      |         | 0.5     | ns   |
| t <sub>EN</sub>     |             | 0.2         |            | 0.3      |         | 0.3     | ns   |
| t <sub>CICO</sub>   |             | 0.1         |            | 0.1      |         | 0.2     | ns   |
| t <sub>CGEN</sub>   |             | 0.4         |            | 0.5      |         | 0.7     | ns   |

| Symbol                 | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|----------|---------|---------|------|
|                        | Min     | Max     | Min     | Max      | Min     | Max     |      |
| t <sub>EABWCOMB</sub>  | 5.9     |         | 7.7     |          | 10.3    |         | ns   |
| t <sub>EABWCREG</sub>  | 5.4     |         | 7.0     |          | 9.4     |         | ns   |
| t <sub>EABDD</sub>     |         | 3.4     |         | 4.5      |         | 5.9     | ns   |
| t <sub>EABDATACO</sub> |         | 0.5     |         | 0.7      |         | 0.8     | ns   |
| t <sub>EABDATASU</sub> | 0.8     |         | 1.0     |          | 1.4     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.1     |         | 0.1     |          | 0.2     |         | ns   |
| t <sub>EABWESU</sub>   | 1.1     |         | 1.4     |          | 1.9     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.0     |         | 1.3     |          | 1.7     |         | ns   |
| t <sub>EABWDH</sub>    | 0.2     |         | 0.2     |          | 0.3     |         | ns   |
| t <sub>EABWASU</sub>   | 4.1     |         | 5.2     |          | 6.8     |         | ns   |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWO</sub>     |         | 3.4     |         | 4.5      |         | 5.9     | ns   |

 Table 49. EPF10K100E Device Interconnect Timing Microparameters
 Note (1)

|                         |         |          | -       |         |                |     |      |
|-------------------------|---------|----------|---------|---------|----------------|-----|------|
| Symbol                  | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Speed Grade |     | Unit |
|                         | Min     | Max      | Min     | Max     | Min            | Мах |      |
| t <sub>DIN2IOE</sub>    |         | 3.1      |         | 3.6     |                | 4.4 | ns   |
| t <sub>DIN2LE</sub>     |         | 0.3      |         | 0.4     |                | 0.5 | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.6      |         | 1.8     |                | 2.0 | ns   |
| t <sub>DCLK2IOE</sub>   |         | 0.8      |         | 1.1     |                | 1.4 | ns   |
| t <sub>DCLK2LE</sub>    |         | 0.3      |         | 0.4     |                | 0.5 | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1      |         | 0.1     |                | 0.2 | ns   |
| t <sub>SAMEROW</sub>    |         | 1.5      |         | 2.5     |                | 3.4 | ns   |
| t <sub>SAMECOLUMN</sub> |         | 0.4      |         | 1.0     |                | 1.6 | ns   |
| t <sub>DIFFROW</sub>    |         | 1.9      |         | 3.5     |                | 5.0 | ns   |
| t <sub>TWOROWS</sub>    |         | 3.4      |         | 6.0     |                | 8.4 | ns   |
| t <sub>LEPERIPH</sub>   |         | 4.3      |         | 5.4     |                | 6.5 | ns   |
| t <sub>LABCARRY</sub>   |         | 0.5      |         | 0.7     |                | 0.9 | ns   |
| t <sub>LABCASC</sub>    |         | 0.8      |         | 1.0     |                | 1.4 | ns   |

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10     | K130E Device | e LE Timing | Microparan | neters N | lote (1) |          |      |
|---------------------|--------------|-------------|------------|----------|----------|----------|------|
| Symbol              | -1 Spee      | d Grade     | -2 Spe     | ed Grade | -3 Spee  | ed Grade | Unit |
|                     | Min          | Max         | Min        | Max      | Min      | Мах      |      |
| t <sub>LUT</sub>    |              | 0.6         |            | 0.9      |          | 1.3      | ns   |
| t <sub>CLUT</sub>   |              | 0.6         |            | 0.8      |          | 1.0      | ns   |
| t <sub>RLUT</sub>   |              | 0.7         |            | 0.9      |          | 0.2      | ns   |
| t <sub>PACKED</sub> |              | 0.3         |            | 0.5      |          | 0.6      | ns   |
| t <sub>EN</sub>     |              | 0.2         |            | 0.3      |          | 0.4      | ns   |
| t <sub>CICO</sub>   |              | 0.1         |            | 0.1      |          | 0.2      | ns   |
| t <sub>CGEN</sub>   |              | 0.4         |            | 0.6      |          | 0.8      | ns   |
| t <sub>CGENR</sub>  |              | 0.1         |            | 0.1      |          | 0.2      | ns   |
| tCASC               |              | 0.6         |            | 0.9      |          | 1.2      | ns   |
| t <sub>C</sub>      |              | 0.3         |            | 0.5      |          | 0.6      | ns   |
| t <sub>CO</sub>     |              | 0.5         |            | 0.7      |          | 0.8      | ns   |
| t <sub>COMB</sub>   |              | 0.3         |            | 0.5      |          | 0.6      | ns   |
| t <sub>SU</sub>     | 0.5          |             | 0.7        |          | 0.8      |          | ns   |
| t <sub>H</sub>      | 0.6          |             | 0.7        |          | 1.0      |          | ns   |
| t <sub>PRE</sub>    |              | 0.9         |            | 1.2      |          | 1.6      | ns   |
| t <sub>CLR</sub>    |              | 0.9         |            | 1.2      |          | 1.6      | ns   |
| t <sub>CH</sub>     | 1.5          |             | 1.5        |          | 2.5      |          | ns   |
| t <sub>CL</sub>     | 1.5          |             | 1.5        |          | 2.5      |          | ns   |

 Table 53. EPF10K130E Device IOE Timing Microparameters
 Note (1)

| Symbol              | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |
|---------------------|---------|----------|---------|----------|---------|----------|------|
|                     | Min     | Max      | Min     | Max      | Min     | Max      |      |
| t <sub>IOD</sub>    |         | 1.3      |         | 1.5      |         | 2.0      | ns   |
| t <sub>IOC</sub>    |         | 0.0      |         | 0.0      |         | 0.0      | ns   |
| t <sub>IOCO</sub>   |         | 0.6      |         | 0.8      |         | 1.0      | ns   |
| t <sub>IOCOMB</sub> |         | 0.6      |         | 0.8      |         | 1.0      | ns   |
| t <sub>IOSU</sub>   | 1.0     |          | 1.2     |          | 1.6     |          | ns   |
| t <sub>IOH</sub>    | 0.9     |          | 0.9     |          | 1.4     |          | ns   |
| t <sub>IOCLR</sub>  |         | 0.6      |         | 0.8      |         | 1.0      | ns   |
| t <sub>OD1</sub>    |         | 2.8      |         | 4.1      |         | 5.5      | ns   |
| t <sub>OD2</sub>    |         | 2.8      |         | 4.1      |         | 5.5      | ns   |

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |  |
|------------------------|---------|---------|---------|---------|---------|----------|------|--|
|                        | Min     | Max     | Min     | Max     | Min     | Max      |      |  |
| t <sub>EABDATA1</sub>  |         | 1.7     |         | 2.4     |         | 3.2      | ns   |  |
| t <sub>EABDATA2</sub>  |         | 0.4     |         | 0.6     |         | 0.8      | ns   |  |
| t <sub>EABWE1</sub>    |         | 1.0     |         | 1.4     |         | 1.9      | ns   |  |
| t <sub>EABWE2</sub>    |         | 0.0     |         | 0.0     |         | 0.0      | ns   |  |
| t <sub>EABRE1</sub>    |         | 0.0     |         | 0.0     |         | 0.0      |      |  |
| t <sub>EABRE2</sub>    |         | 0.4     |         | 0.6     |         | 0.8      |      |  |
| t <sub>EABCLK</sub>    |         | 0.0     |         | 0.0     |         | 0.0      | ns   |  |
| t <sub>EABCO</sub>     |         | 0.8     |         | 1.1     |         | 1.5      | ns   |  |
| t <sub>EABBYPASS</sub> |         | 0.0     |         | 0.0     |         | 0.0      | ns   |  |
| t <sub>EABSU</sub>     | 0.7     |         | 1.0     |         | 1.3     |          | ns   |  |
| t <sub>EABH</sub>      | 0.4     |         | 0.6     |         | 0.8     |          | ns   |  |
| t <sub>EABCLR</sub>    | 0.8     |         | 1.1     |         | 1.5     |          |      |  |
| t <sub>AA</sub>        |         | 2.0     |         | 2.8     |         | 3.8      | ns   |  |
| t <sub>WP</sub>        | 2.0     |         | 2.8     |         | 3.8     |          | ns   |  |
| t <sub>RP</sub>        | 1.0     |         | 1.4     |         | 1.9     |          |      |  |
| t <sub>WDSU</sub>      | 0.5     |         | 0.7     |         | 0.9     |          | ns   |  |
| t <sub>WDH</sub>       | 0.1     |         | 0.1     |         | 0.2     |          | ns   |  |
| t <sub>WASU</sub>      | 1.0     |         | 1.4     |         | 1.9     |          | ns   |  |
| t <sub>WAH</sub>       | 1.5     |         | 2.1     |         | 2.9     |          | ns   |  |
| t <sub>RASU</sub>      | 1.5     |         | 2.1     |         | 2.8     |          |      |  |
| t <sub>RAH</sub>       | 0.1     |         | 0.1     |         | 0.2     |          |      |  |
| t <sub>WO</sub>        |         | 2.1     |         | 2.9     |         | 4.0      | ns   |  |
| t <sub>DD</sub>        |         | 2.1     |         | 2.9     |         | 4.0      | ns   |  |
| t <sub>EABOUT</sub>    |         | 0.0     |         | 0.0     |         | 0.0      | ns   |  |
| t <sub>EABCH</sub>     | 1.5     |         | 2.0     |         | 2.5     |          | ns   |  |
| t <sub>EABCL</sub>     | 1.5     |         | 2.0     |         | 2.5     | İ        | ns   |  |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>     |                | 3.7 |                | 5.2 |                | 7.0 | ns   |
| t <sub>EABRCCOMB</sub> | 3.7            |     | 5.2            |     | 7.0            |     | ns   |
| t <sub>EABRCREG</sub>  | 3.5            |     | 4.9            |     | 6.6            |     | ns   |
| t <sub>EABWP</sub>     | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>EABWCCOMB</sub> | 4.5            |     | 6.3            |     | 8.6            |     | ns   |
| t <sub>EABWCREG</sub>  | 5.6            |     | 7.8            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>     |                | 3.8 |                | 5.3 |                | 7.2 | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABDATASU</sub> | 1.1            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>   | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABWEH</sub>    | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABWDSU</sub>   | 1.2            |     | 1.7            |     | 2.2            |     | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>   | 1.6            |     | 2.3            |     | 3.0            |     | ns   |
| t <sub>EABWAH</sub>    | 0.9            |     | 1.2            |     | 1.8            |     | ns   |
| t <sub>EABWO</sub>     |                | 3.1 |                | 4.3 |                | 5.9 | ns   |

| Table 70. EPF10         | K50S Device    | Interconnec | t Timing Mi    | croparamete | e <b>rs</b> Note | (1) |      |
|-------------------------|----------------|-------------|----------------|-------------|------------------|-----|------|
| Symbol                  | -1 Speed Grade |             | -2 Speed Grade |             | -3 Speed Grade   |     | Unit |
|                         | Min            | Max         | Min            | Max         | Min              | Max |      |
| t <sub>DIN2IOE</sub>    |                | 3.1         |                | 3.7         |                  | 4.6 | ns   |
| t <sub>DIN2LE</sub>     |                | 1.7         |                | 2.1         |                  | 2.7 | ns   |
| t <sub>DIN2DATA</sub>   |                | 2.7         |                | 3.1         |                  | 5.1 | ns   |
| t <sub>DCLK2IOE</sub>   |                | 1.6         |                | 1.9         |                  | 2.6 | ns   |
| t <sub>DCLK2LE</sub>    |                | 1.7         |                | 2.1         |                  | 2.7 | ns   |
| t <sub>SAMELAB</sub>    |                | 0.1         |                | 0.1         |                  | 0.2 | ns   |
| t <sub>SAMEROW</sub>    |                | 1.5         |                | 1.7         |                  | 2.4 | ns   |
| t <sub>SAMECOLUMN</sub> |                | 1.0         |                | 1.3         |                  | 2.1 | ns   |
| t <sub>DIFFROW</sub>    |                | 2.5         |                | 3.0         |                  | 4.5 | ns   |
| t <sub>TWOROWS</sub>    |                | 4.0         |                | 4.7         |                  | 6.9 | ns   |
| t <sub>LEPERIPH</sub>   |                | 2.6         |                | 2.9         |                  | 3.4 | ns   |
| t <sub>LABCARRY</sub>   |                | 0.1         |                | 0.2         |                  | 0.2 | ns   |
| t <sub>LABCASC</sub>    |                | 0.8         |                | 1.0         |                  | 1.3 | ns   |

| Power<br>Consumption | The supply power (P) for FLEX 10KE devices can be calculated with the following equation:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
|                      | $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |  |  |  |
|                      | <ul> <li>The I<sub>CCACTIVE</sub> value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The P<sub>IO</sub> value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in <i>Application Note 74 (Evaluating Power for Altera Devices)</i>.</li> <li>Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.</li> </ul> |         |  |  |  |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |  |  |  |
|                      | $I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} \times \frac{\mu A}{MHz \times LE}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |  |  |  |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Where:  |  |  |  |
|                      | <ul> <li>f<sub>MAX</sub> = Maximum operating frequency in MHz</li> <li>N = Total number of LEs used in the device</li> <li>tog<sub>LC</sub> = Average percent of LEs toggling at each clock (typically 12.5%)</li> <li>K = Constant</li> </ul>                                                                                                                                                                                                                                                                                                                                                                              |         |  |  |  |
|                      | Table 80 provides the constant (K) values for FLEX 10KE devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |  |  |  |
|                      | Table 80. FLEX 10KE K Constant Values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |  |  |  |
|                      | Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | K Value |  |  |  |
|                      | EPF10K30E 4.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |  |  |  |
|                      | EPF10K50E 4.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |  |  |  |
|                      | EPF10K50S 4.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |  |  |  |
|                      | EPF10K100E 4.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |  |  |  |
|                      | EPF10K130E 4.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |  |  |  |
|                      | EPF10K200E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.8     |  |  |  |

EPF10K200S

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

4.6

Additionally, the Altera software offers several features that help plan for future device migration by preventing the use of conflicting I/O pins.

| Table 81. I/O Counts for FLEX 10KA & FLEX 10KE Devices |           |                |           |  |
|--------------------------------------------------------|-----------|----------------|-----------|--|
| FLEX 10                                                | KA        | FLEX 10        | KE        |  |
| Device                                                 | I/O Count | Device         | I/O Count |  |
| EPF10K30AF256                                          | 191       | EPF10K30EF256  | 176       |  |
| EPF10K30AF484                                          | 246       | EPF10K30EF484  | 220       |  |
| EPF10K50VB356                                          | 274       | EPF10K50SB356  | 220       |  |
| EPF10K50VF484                                          | 291       | EPF10K50EF484  | 254       |  |
| EPF10K50VF484                                          | 291       | EPF10K50SF484  | 254       |  |
| EPF10K100AF484                                         | 369       | EPF10K100EF484 | 338       |  |

**Configuration Schemes** 

The configuration data for a FLEX 10KE device can be loaded with one of five configuration schemes (see Table 82), chosen on the basis of the target application. An EPC1, EPC2, or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a FLEX 10KE device, allowing automatic configuration on system power-up.

Multiple FLEX 10KE devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional FLEX 10K, FLEX 10KA, FLEX 10KE, and FLEX 6000 devices can be configured in the same serial chain.

| Table 82. Data Sources for FLEX 10KE Configuration |                                                                                                     |  |  |  |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Configuration Scheme                               | Data Source                                                                                         |  |  |  |
| Configuration device                               | EPC1, EPC2, or EPC16 configuration device                                                           |  |  |  |
| Passive serial (PS)                                | BitBlaster, ByteBlasterMV, or MasterBlaster download cables, or serial data source                  |  |  |  |
| Passive parallel asynchronous (PPA)                | Parallel data source                                                                                |  |  |  |
| Passive parallel synchronous (PPS)                 | Parallel data source                                                                                |  |  |  |
| JTAG                                               | BitBlaster or ByteBlasterMV download cables, or<br>microprocessor with a Jam STAPL file or JBC file |  |  |  |



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation



100