Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 832 | | Number of Logic Elements/Cells | 6656 | | Total RAM Bits | 65536 | | Number of I/O | 369 | | Number of Gates | 342000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 484-BBGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k130efc484-2x | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. FLEX 10KE Device Features | | | | | | | |------------------------------------|----------------|------------|--------------------------|--|--|--| | Feature | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S | | | | | Typical gates (1) | 100,000 | 130,000 | 200,000 | | | | | Maximum system gates | 257,000 | 342,000 | 513,000 | | | | | Logic elements (LEs) | 4,992 | 6,656 | 9,984 | | | | | EABs | 12 | 16 | 24 | | | | | Total RAM bits | 49,152 | 65,536 | 98,304 | | | | | Maximum user I/O pins | 338 | 413 | 470 | | | | #### Note to tables: - (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates. - (2) New EPF10K100B designs should use EPF10K100E devices. ## ...and More Features - Fabricated on an advanced process and operate with a 2.5-V internal supply voltage - In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port - ClockLock<sup>TM</sup> and ClockBoost<sup>TM</sup> options for reduced clock delay/skew and clock multiplication - Built-in low-skew clock distribution trees - 100% functional testing of all devices; test vectors or scan chains are not required - Pull-up on I/O pins before and during configuration #### ■ Flexible interconnect - FastTrack® Interconnect continuous routing structure for fast, predictable interconnect delays - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions) - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions) - Tri-state emulation that implements internal tri-state buses - Up to six global clock signals and four global clear signals #### ■ Powerful I/O pins - Individual tri-state output enable control for each pin - Open-drain option on each I/O pin - Programmable output slew-rate control to reduce switching noise - Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis - Supports hot-socketing # Functional Description Each FLEX 10KE device contains an enhanced embedded array to implement memory and specialized logic functions, and a logic array to implement general logic. The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions. The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a four-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic. Signal interconnections within FLEX 10KE devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 0.9 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 3.0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. #### **Asynchronous Clear** The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it. #### **Asynchronous Preset** An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes. #### Asynchronous Preset & Clear When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register. #### **Asynchronous Load with Clear** When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits. #### **Asynchronous Load with Preset** When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output. #### **Asynchronous Load without Preset or Clear** When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used. Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals. | Peripheral<br>Control Signal | EPF10K30E | EPF10K50E<br>EPF10K50S | |------------------------------|-----------|------------------------| | OE0 | Row A | Row A | | OE1 | Row B | Row B | | OE2 | Row C | Row D | | OE3 | Row D | Row F | | OE4 | Row E | Row H | | OE5 | Row F | Row J | | CLKENA0/CLK0/GLOBAL0 | Row A | Row A | | CLKENA1/OE6/GLOBAL1 | Row B | Row C | | CLKENA2/CLR0 | Row C | Row E | | CLKENA3/OE7/GLOBAL2 | Row D | Row G | | CLKENA4/CLR1 | Row E | Row I | | CLKENA5/CLK1/GLOBAL3 | Row F | Row J | The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V $V_{\rm CCINT}$ level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with $V_{\rm CCIO}$ levels higher than 3.0 V achieve a faster timing delay of $t_{OD2}$ instead of $t_{OD1}$ . Table 14 summarizes FLEX 10KE MultiVolt I/O support. | Table 14. FLEX 10KE MultiVolt I/O Support | | | | | | | | | |----------------------------------------------------------|-------------------------|--------------|--------------|---|--|--|--|--| | V <sub>CCIO</sub> (V) Input Signal (V) Output Signal (V) | | | | | | | | | | | 2.5 3.3 5.0 2.5 3.3 5.0 | | | | | | | | | 2.5 | ✓ | <b>√</b> (1) | <b>√</b> (1) | ✓ | | | | | | 3.3 | | | | | | | | | #### Notes: - (1) The PCI clamping diode must be disabled to drive an input with voltages higher than $V_{\rm CCIO}$ . - (2) When $V_{\rm CCIO}$ = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs. Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. ## Power Sequencing & Hot-Socketing Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power planes can be powered in any order. Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user. # IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>TM</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15. | Table 15. FLEX 10KE JTAG Instructions | | | | | | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | JTAG Instruction | Description | | | | | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. | | | | | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | | | | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation. | | | | | | USERCODE | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | | | | | IDCODE | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | | | | | ICR Instructions | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. | | | | | The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices. | Table 16. FLEX 10KE Boundary-Scan Register Length | | | | |---------------------------------------------------|-------|--|--| | Device Boundary-Scan Register Leng | | | | | EPF10K30E | 690 | | | | EPF10K50E<br>EPF10K50S | 798 | | | | EPF10K100E | 1,050 | | | | EPF10K130E | 1,308 | | | | EPF10K200E<br>EPF10K200S | 1,446 | | | Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1) #### Note: These are transient (AC) currents. # **Timing Model** The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance. Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters: - LE register clock-to-output delay ( $t_{CO}$ ) - Interconnect delay ( $t_{SAMEROW}$ ) - LE look-up table delay $(t_{LUT})$ - LE register setup time $(t_{SI})$ The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs. Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device. Dedicated Clock/Input Interconnect Logic Embedded Array Block Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models. | Table 24. LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | |------------------------------------------------------------|----------------------------------------|--|--|--|--| | Symbol | Parameter Condition | | | | | | t <sub>CLR</sub> | LE register clear delay | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | $t_{CL}$ | Minimum clock low time from clock pin | | | | | | Table 25. IOE Timing Microparameters Note (1) | | | | | | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--|--|--| | Symbol | Parameter | Conditions | | | | | $t_{IOD}$ | IOE data delay | | | | | | t <sub>IOC</sub> | IOE register control signal delay | | | | | | t <sub>IOCO</sub> | IOE register clock-to-output delay | | | | | | t <sub>IOCOMB</sub> | IOE combinatorial delay | | | | | | t <sub>IOSU</sub> | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear | | | | | | t <sub>IOH</sub> | IOE register hold time for data and enable signals after clock | | | | | | t <sub>IOCLR</sub> | IOE register clear time | | | | | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | | | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | | | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | | | | $t_{XZ}$ | IOE output buffer disable delay | | | | | | $t_{ZX1}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | | | | $t_{ZX2}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | | | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | | | | t <sub>INREG</sub> | IOE input pad and buffer to IOE register delay | | | | | | t <sub>IOFD</sub> | IOE register feedback delay | | | | | | t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay | | | | | | Table 28. Inte | rconnect Timing Microparameters Note (1) | | | | | | |--------------------------|----------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--| | Symbol | mbol Parameter | | | | | | | t <sub>DIN2IOE</sub> | Delay from dedicated input pin to IOE control input | | | | | | | t <sub>DIN2LE</sub> | Delay from dedicated input pin to LE or EAB control input | (7) | | | | | | t <sub>DCLK2IOE</sub> | Delay from dedicated clock pin to IOE clock | (7) | | | | | | t <sub>DCLK2LE</sub> | Delay from dedicated clock pin to LE or EAB clock | (7) | | | | | | t <sub>DIN2DATA</sub> | Delay from dedicated input or clock to LE or EAB data | (7) | | | | | | t <sub>SAMELAB</sub> | Routing delay for an LE driving another LE in the same LAB | | | | | | | t <sub>SAMEROW</sub> | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row | (7) | | | | | | t <sub>SAME</sub> COLUMN | Routing delay for an LE driving an IOE in the same column | (7) | | | | | | t <sub>DIFFROW</sub> | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row | (7) | | | | | | t <sub>TWOROWS</sub> | Routing delay for a row IOE or EAB driving an LE or EAB in a different row | (7) | | | | | | t <sub>LEPERIPH</sub> | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus | (7) | | | | | | t <sub>LABCARRY</sub> | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB | | | | | | | t <sub>LABCASC</sub> | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB | | | | | | | Table 29. External Timing Parameters | | | | | | |--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--| | Symbol | Parameter | Conditions | | | | | t <sub>DRR</sub> | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8) | | | | | t <sub>INSU</sub> | Setup time with global clock at IOE register | (9) | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | (9) | | | | | tоитсо | Clock-to-output delay with global clock at IOE register | (9) | | | | | t <sub>PCISU</sub> | Setup time with global clock for registers used in PCI designs | (9),(10) | | | | | t <sub>PCIH</sub> | Hold time with global clock for registers used in PCI designs | (9),(10) | | | | | t <sub>PCICO</sub> | Clock-to-output delay with global clock for registers used in PCI designs | (9),(10) | | | | | Table 30. External Bidirectional Timing Parameters Note (9) | | | | | | |-------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------|--|--|--| | Symbol | Parameter | Conditions | | | | | <sup>t</sup> INSUBIDIR | Setup time for bi-directional pins with global clock at same-row or same-column LE register | | | | | | t <sub>INHBIDIR</sub> | Hold time for bidirectional pins with global clock at same-row or same-column LE register | | | | | | t <sub>INH</sub> | Hold time with global clock at IOE register | | | | | | <sup>t</sup> OUTCOBIDIR | Clock-to-output delay for bidirectional pins with global clock at IOE register | C1 = 35 pF | | | | | t <sub>XZBIDIR</sub> | Synchronous IOE output buffer disable delay | C1 = 35 pF | | | | | t <sub>ZXBIDIR</sub> | Synchronous IOE output buffer enable delay, slow slew rate= off | C1 = 35 pF | | | | #### Notes to tables: - Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly. - (2) Operating conditions: VCCIO = $3.3 \text{ V} \pm 10\%$ for commercial or industrial use. - (3) Operating conditions: VCCIO = $2.5 \text{ V} \pm 5\%$ for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices. - (4) Operating conditions: VCCIO = 3.3 V. - (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered. - (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters. - (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance. - (8) Contact Altera Applications for test circuit specifications and test conditions. - (9) This timing parameter is sample-tested only. - (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2. | Table 31. EPF10K30E Device LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | |-----------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CASC</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | $t_{\mathbb{C}}$ | | 0.0 | | 0.0 | | 0.0 | ns | | $t_{CO}$ | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>COMB</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | $t_{SU}$ | 0.4 | | 0.6 | | 0.6 | | ns | | $t_H$ | 0.7 | | 1.0 | | 1.3 | | ns | | t <sub>PRE</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>CLR</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 2.5 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 2.5 | | ns | | Table 32. EPF10K | Table 32. EPF10K30E Device IOE Timing Microparameters Note (1) | | | | | | | | | | | |---------------------|------------------------------------------------------------------|----------|---------|----------------|-----|----------|------|--|--|--|--| | Symbol | -1 Spec | ed Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>IOD</sub> | | 2.4 | | 2.8 | | 3.8 | ns | | | | | | t <sub>IOC</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | | | t <sub>IOCO</sub> | | 1.0 | | 1.1 | | 1.6 | ns | | | | | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | | | | t <sub>IOSU</sub> | 1.2 | | 1.4 | | 1.9 | | ns | | | | | | t <sub>IOH</sub> | 0.3 | | 0.4 | | 0.5 | | ns | | | | | | t <sub>IOCLR</sub> | | 1.0 | | 1.1 | | 1.6 | ns | | | | | | t <sub>OD1</sub> | | 1.9 | | 2.3 | | 3.0 | ns | | | | | | t <sub>OD2</sub> | | 1.4 | | 1.8 | | 2.5 | ns | | | | | | t <sub>OD3</sub> | | 4.4 | | 5.2 | | 7.0 | ns | | | | | | $t_{XZ}$ | | 2.7 | | 3.1 | | 4.3 | ns | | | | | | $t_{ZX1}$ | | 2.7 | | 3.1 | | 4.3 | ns | | | | | | $t_{ZX2}$ | | 2.2 | | 2.6 | | 3.8 | ns | | | | | | $t_{ZX3}$ | | 5.2 | | 6.0 | | 8.3 | ns | | | | | | t <sub>INREG</sub> | | 3.4 | | 4.1 | | 5.5 | ns | | | | | | t <sub>IOFD</sub> | | 0.8 | | 1.3 | | 2.4 | ns | | | | | | t <sub>INCOMB</sub> | | 0.8 | | 1.3 | | 2.4 | ns | | | | | | Symbol | -1 Spee | d Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|---------|---------|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.0 | | 2.3 | ns | | t <sub>EABDATA1</sub> | | 0.6 | | 0.7 | | 0.8 | ns | | t <sub>EABWE1</sub> | | 1.1 | | 1.3 | | 1.4 | ns | | t <sub>EABWE2</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | t <sub>EABRE1</sub> | | 0.8 | | 0.9 | | 1.0 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.3 | | 0.3 | | 0.4 | ns | | t <sub>EABBYPASS</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | t <sub>EABSU</sub> | 0.9 | | 1.0 | | 1.2 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>EABCLR</sub> | 0.3 | | 0.3 | | 0.3 | | ns | | $t_{AA}$ | | 3.2 | | 3.8 | | 4.4 | ns | | $t_{WP}$ | 2.5 | | 2.9 | | 3.3 | | ns | | $t_{RP}$ | 0.9 | | 1.1 | | 1.2 | | ns | | t <sub>WDSU</sub> | 0.9 | | 1.0 | | 1.1 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | t <sub>WASU</sub> | 1.7 | | 2.0 | | 2.3 | | ns | | t <sub>WAH</sub> | 1.8 | | 2.1 | | 2.4 | | ns | | t <sub>RASU</sub> | 3.1 | | 3.7 | | 4.2 | | ns | | t <sub>RAH</sub> | 0.2 | | 0.2 | | 0.2 | | ns | | t <sub>WO</sub> | | 2.5 | | 2.9 | | 3.3 | ns | | t <sub>DD</sub> | | 2.5 | | 2.9 | | 3.3 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.3 | | ns | | t <sub>EABCL</sub> | 2.5 | | 2.9 | | 3.3 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-----------------------------|----------------|-----|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (3) | 2.2 | | 2.4 | | 3.2 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSUBIDIR</sub> (4) | 2.8 | | 3.0 | | - | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCOBIDIR</sub> (3) | 2.0 | 5.0 | 2.0 | 7.0 | 2.0 | 9.2 | ns | | t <sub>XZBIDIR</sub> (3) | | 5.6 | | 8.1 | | 10.8 | ns | | t <sub>ZXBIDIR</sub> (3) | | 5.6 | | 8.1 | | 10.8 | ns | | toutcobidir (4) | 0.5 | 4.0 | 0.5 | 6.0 | - | - | ns | | t <sub>XZBIDIR</sub> (4) | | 4.6 | | 7.1 | | - | ns | | t <sub>ZXBIDIR</sub> (4) | | 4.6 | | 7.1 | | - | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. Tables 59 through 65 show EPF10K200E device internal and external timing parameters. | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.2 | ns | | t <sub>CLUT</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.5 | | 0.7 | ns | | $t_{EN}$ | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>CGENR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CASC</sub> | | 0.7 | | 0.8 | | 1.2 | ns | | $t_{C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CO</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | <sup>†</sup> СОМВ | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>su</sub> | 0.4 | | 0.6 | | 0.7 | | ns | | Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | | |--------------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|---------|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | $t_H$ | 0.9 | | 1.1 | | 1.5 | | ns | | | | | t <sub>PRE</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | | | Table 60. EPF10K200E Device IOE Timing Microparameters Note (1) | | | | | | | | | | | |-------------------------------------------------------------------|---------|----------|---------|----------------|-----|----------|------|--|--|--| | Symbol | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | $t_{IOD}$ | | 1.6 | | 1.9 | | 2.6 | ns | | | | | $t_{IOC}$ | | 0.3 | | 0.3 | | 0.5 | ns | | | | | t <sub>IOCO</sub> | | 1.6 | | 1.9 | | 2.6 | ns | | | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | | t <sub>IOSU</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | | | | t <sub>IOH</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | | | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | | | | t <sub>OD1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | | | | t <sub>OD2</sub> | | 0.1 | | 0.2 | | 0.7 | ns | | | | | t <sub>OD3</sub> | | 2.5 | | 3.0 | | 3.9 | ns | | | | | $t_{XZ}$ | | 4.4 | | 5.3 | | 7.1 | ns | | | | | t <sub>ZX1</sub> | | 4.4 | | 5.3 | | 7.1 | ns | | | | | $t_{ZX2}$ | | 3.9 | | 4.8 | | 6.9 | ns | | | | | $t_{ZX3}$ | | 6.3 | | 7.6 | | 10.1 | ns | | | | | t <sub>INREG</sub> | | 4.8 | | 5.7 | | 7.7 | ns | | | | | t <sub>IOFD</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | | | | t <sub>INCOMB</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABWCOMB</sub> | 6.7 | | 8.1 | | 10.7 | | ns | | t <sub>EABWCREG</sub> | 6.6 | | 8.0 | | 10.6 | | ns | | t <sub>EABDD</sub> | | 4.0 | | 5.1 | | 6.7 | ns | | t <sub>EABDATA</sub> CO | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>EABDATASU</sub> | 1.3 | | 1.6 | | 2.1 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>EABWEH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>EABWDSU</sub> | 1.5 | | 1.8 | | 2.4 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.7 | | ns | | t <sub>EABWAH</sub> | 0.4 | | 0.5 | | 0.7 | | ns | | t <sub>EABW</sub> O | | 3.4 | | 4.4 | | 5.8 | ns | | Table 63. EPF10k | Table 63. EPF10K200E Device Interconnect Timing Microparameters Note (1) | | | | | | | | | | | |-------------------------|--------------------------------------------------------------------------|-----|---------|----------|---------|----------|------|--|--|--|--| | Symbol | -1 Speed Grade | | -2 Spec | ed Grade | -3 Spee | ed Grade | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>DIN2IOE</sub> | | 4.2 | | 4.6 | | 5.7 | ns | | | | | | t <sub>DIN2LE</sub> | | 1.7 | | 1.7 | | 2.0 | ns | | | | | | t <sub>DIN2DATA</sub> | | 1.9 | | 2.1 | | 3.0 | ns | | | | | | t <sub>DCLK2IOE</sub> | | 2.5 | | 2.9 | | 4.0 | ns | | | | | | t <sub>DCLK2LE</sub> | | 1.7 | | 1.7 | | 2.0 | ns | | | | | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | | | | t <sub>SAMEROW</sub> | | 2.3 | | 2.6 | | 3.6 | ns | | | | | | t <sub>SAMECOLUMN</sub> | | 2.5 | | 2.7 | | 4.1 | ns | | | | | | t <sub>DIFFROW</sub> | | 4.8 | | 5.3 | | 7.7 | ns | | | | | | t <sub>TWOROWS</sub> | | 7.1 | | 7.9 | | 11.3 | ns | | | | | | t <sub>LEPERIPH</sub> | | 7.0 | | 7.6 | | 9.0 | ns | | | | | | t <sub>LABCARRY</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | | | | t <sub>LABCASC</sub> | | 0.9 | | 1.0 | | 1.4 | ns | | | | | | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | |------------------------|----------------|-----|---------|----------------|-----|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 8.0 | | 9.5 | | 12.5 | ns | | t <sub>INSU</sub> (2) | 2.4 | | 2.9 | | 3.9 | | ns | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (2) | 2.0 | 4.3 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | t <sub>INSU</sub> (3) | 2.4 | | 2.9 | | | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | | | ns | | t <sub>оитсо</sub> (3) | 0.5 | 3.3 | 0.5 | 4.1 | | | ns | | t <sub>PCISU</sub> | 2.4 | | 2.9 | | _ | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | _ | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.7 | _ | - | ns | | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | |----------------------------|----------------|-----|---------|----------------|-----|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (2) | 2.7 | | 3.2 | | 4.3 | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | - | | ns | | t <sub>INSUBIDIR</sub> (3) | 3.7 | | 4.2 | | - | | ns | | toutcobidir (2) | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | t <sub>XZBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | t <sub>ZXBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | toutcobidir (3) | 0.5 | 3.5 | 0.5 | 4.2 | - | - | | | xzbidir (3) | | 6.8 | | 8.4 | | - | ns | | t <sub>ZXBIDIR</sub> (3) | | 6.8 | | 8.4 | | _ | ns | #### Notes to tables: - All timing parameters are described in Tables 24 through 30. This parameter is measured without use of the ClockLock or ClockBoost circuits. - This parameter is measured with use of the ClockLock or ClockBoost circuits (3) | Table 76. EPF10I | K200S Device | EAB Intern | al Timing M | lacroparame | ters Note | e (1) | | |-------------------------|----------------|------------|----------------|-------------|----------------|-------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 3.9 | | 6.4 | | 8.4 | ns | | t <sub>EABRCOMB</sub> | 3.9 | | 6.4 | | 8.4 | | ns | | t <sub>EABRCREG</sub> | 3.6 | | 5.7 | | 7.6 | | ns | | t <sub>EABWP</sub> | 2.1 | | 4.0 | | 5.3 | | ns | | t <sub>EABWCOMB</sub> | 4.8 | | 8.1 | | 10.7 | | ns | | t <sub>EABWCREG</sub> | 5.4 | | 8.0 | | 10.6 | | ns | | t <sub>EABDD</sub> | | 3.8 | | 5.1 | | 6.7 | ns | | t <sub>EABDATA</sub> CO | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>EABDATASU</sub> | 1.1 | | 1.6 | | 2.1 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 0.7 | | 1.1 | | 1.5 | | ns | | t <sub>EABWEH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>EABWDSU</sub> | 1.2 | | 1.8 | | 2.4 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 1.9 | | 3.6 | | 4.7 | | ns | | t <sub>EABWAH</sub> | 0.8 | | 0.5 | | 0.7 | | ns | | t <sub>EABWO</sub> | | 3.1 | | 4.4 | | 5.8 | ns | | Table 77. EPF10k | (200S Device | e Interconne | ct Timing M | icroparame | ters (Part 1 | <b>of 2)</b> Not | re (1) | |--------------------------|----------------|--------------|-------------|----------------|--------------|------------------|--------| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 4.4 | | 4.8 | | 5.5 | ns | | t <sub>DIN2LE</sub> | | 0.6 | | 0.6 | | 0.9 | ns | | t <sub>DIN2DATA</sub> | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>DCLK2IOE</sub> | | 1.7 | | 2.0 | | 2.8 | ns | | t <sub>DCLK2LE</sub> | | 0.6 | | 0.6 | | 0.9 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 3.0 | | 4.6 | | 5.7 | ns | | t <sub>SAME</sub> COLUMN | | 3.5 | | 4.9 | | 6.4 | ns | | t <sub>DIFFROW</sub> | | 6.5 | | 9.5 | | 12.1 | ns | | t <sub>TWOROWS</sub> | | 9.5 | | 14.1 | | 17.8 | ns | | t <sub>LEPERIPH</sub> | | 5.5 | | 6.2 | | 7.2 | ns | | t <sub>LABCARRY</sub> | | 0.3 | | 0.1 | | 0.2 | ns | To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs. Figure 31 shows the relationship between the current and operating frequency of FLEX 10KE devices. Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 1 of 2) Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 2 of 2) # Configuration & Operation The FLEX 10KE architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. ## **Operating Modes** The FLEX 10KE architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as $V_{CC}$ rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10KE POR time does not exceed 50 $\mu s$ . When configuring with a configuration device, refer to the respective configuration device data sheet for POR timing information.