Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 832 | | Number of Logic Elements/Cells | 6656 | | Total RAM Bits | 65536 | | Number of I/O | 369 | | Number of Gates | 342000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 484-BBGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k130efi484-2k | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 7. FLEX 10KE LAB #### Notes: - (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26. - (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34. The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE. The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions. The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design. #### Carry Chain The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains. Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. #### LE Operating Modes The FLEX 10KE LE can operate in the following four modes: - Normal mode - Arithmetic mode - Up/down counter mode - Clearable counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance. The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs. #### Clearable Counter Mode The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is ANDed with a synchronous clear signal. #### Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. #### Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register. During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset. The clear and preset logic is implemented in one of the following six modes chosen during design entry: - Asynchronous clear - Asynchronous preset - Asynchronous clear and preset - Asynchronous load with clear - Asynchronous load with preset - Asynchronous load without clear or preset #### **Asynchronous Clear** The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it. #### **Asynchronous Preset** An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes. #### Asynchronous Preset & Clear When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register. #### **Asynchronous Load with Clear** When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits. #### **Asynchronous Load with Preset** When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output. #### **Asynchronous Load without Preset or Clear** When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. #### FastTrack Interconnect Routing Structure In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins. Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect. Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel. Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13). | Peripheral<br>Control Signal | EPF10K100E | EPF10K130E | EPF10K200E<br>EPF10K200S | |------------------------------|------------|------------|--------------------------| | OE0 | Row A | Row C | Row G | | OE1 | Row C | Row E | Row I | | OE2 | Row E | Row G | Row K | | OE3 | Row L | Row N | Row R | | OE4 | Row I | Row K | Row O | | OE5 | Row K | Row M | Row Q | | CLKENA0/CLK0/GLOBAL0 | Row F | Row H | Row L | | CLKENA1/OE6/GLOBAL1 | Row D | Row F | Row J | | CLKENA2/CLR0 | Row B | Row D | Row H | | CLKENA3/OE7/GLOBAL2 | Row H | Row J | Row N | | CLKENA4/CLR1 | Row J | Row L | Row P | | CLKENA5/CLK1/GLOBAL3 | Row G | Row I | Row M | Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code> in Tables 8 and 9. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus, which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float. The chip-wide output enable pin is an active-high pin ( $DEV_OE$ ) that can be used to tri-state all pins on the device. This option can be set in the Altera software. On EPF10K50E and EPF10K200E devices, the built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin. # SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package to an EPF10K200S device in a 672-pin FineLine BGA package. The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18). Figure 18. SameFrame Pin-Out Example 256-Pin FineLine BGA Packag (Reduced I/O Count or Logic Reguirements) 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements) ### ClockLock & ClockBoost Features To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth. All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support ClockLock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit. The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins. The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted. The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used. Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively. | Table 12. | Table 12. ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices | | | | | | | | | | | | |-----------------------|-------------------------------------------------------------------------|----------------------|-----|-----|------------|------|--|--|--|--|--|--| | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | | | | | | | $t_R$ | Input rise time | | | | 5 | ns | | | | | | | | t <sub>F</sub> | Input fall time | | | | 5 | ns | | | | | | | | t <sub>INDUTY</sub> | Input duty cycle | | 40 | | 60 | % | | | | | | | | f <sub>CLK1</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 1) | | 25 | | 180 | MHz | | | | | | | | f <sub>CLK2</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 2) | | 16 | | 90 | MHz | | | | | | | | f <sub>CLKDEV</sub> | Input deviation from user specification in the MAX+PLUS II software (1) | | | | 25,000 (2) | PPM | | | | | | | | t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks) | | | | 100 | ps | | | | | | | | t <sub>LOCK</sub> | Time required for ClockLock or ClockBoost to acquire lock (3) | | | | 10 | μs | | | | | | | | t <sub>JITTER</sub> | Jitter on ClockLock or ClockBoost- | $t_{INCLKSTB} < 100$ | | | 250 | ps | | | | | | | | | generated clock (4) | $t_{INCLKSTB} < 50$ | | | 200 (4) | ps | | | | | | | | t <sub>OUTDUTY</sub> | Duty cycle for ClockLock or ClockBoost-generated clock | | 40 | 50 | 60 | % | | | | | | | | Table 23. FLEX 10KE Device Capacitance Note (14) | | | | | | | | | | |--------------------------------------------------|------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 2.5$ V, and $V_{CCIO} = 2.5$ V or 3.3 V. - (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21. - (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 22. - (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current. - (10) The $I_{OL}$ parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (11) This value is specified for normal device operation. The value may vary during power-up. - (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices. - (13) Pin pull-up resistance values will be lower if the pin is driven higher than $V_{CCIO}$ by an external source. - (14) Capacitance is sample-tested only. Figure 26. FLEX 10KE Device IOE Timing Model Figure 27. FLEX 10KE Device EAB Timing Model | 3 Timing Macroparameters Note (1), (6) | | | | | | | | |-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Parameter | Conditions | | | | | | | | EAB address access delay | | | | | | | | | EAB asynchronous read cycle time | | | | | | | | | EAB synchronous read cycle time | | | | | | | | | EAB write pulse width | | | | | | | | | EAB asynchronous write cycle time | | | | | | | | | EAB synchronous write cycle time | | | | | | | | | EAB data-in to data-out valid delay | | | | | | | | | EAB clock-to-output delay when using output registers | | | | | | | | | EAB data/address setup time before clock when using input register | | | | | | | | | EAB data/address hold time after clock when using input register | | | | | | | | | EAB WE setup time before clock when using input register | | | | | | | | | EAB WE hold time after clock when using input register | | | | | | | | | EAB data setup time before falling edge of write pulse when not using input registers | | | | | | | | | EAB data hold time after falling edge of write pulse when not using input registers | | | | | | | | | EAB address setup time before rising edge of write pulse when not using input registers | | | | | | | | | EAB address hold time after falling edge of write pulse when not using input registers | | | | | | | | | EAB write enable to data output valid delay | | | | | | | | | | Parameter EAB address access delay EAB asynchronous read cycle time EAB synchronous read cycle time EAB write pulse width EAB asynchronous write cycle time EAB synchronous write cycle time EAB data-in to data-out valid delay EAB clock-to-output delay when using output registers EAB data/address setup time before clock when using input register EAB we setup time before clock when using input register EAB we hold time after clock when using input register EAB data setup time before falling edge of write pulse when not using input registers EAB data hold time after falling edge of write pulse when not using input registers EAB address setup time before rising edge of write pulse when not using input registers EAB address setup time before rising edge of write pulse when not using input registers EAB address hold time after falling edge of write pulse when not using input registers | | | | | | | | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit | |------------------------|---------|----------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.0 | | 2.7 | ns | | t <sub>EABDATA1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>EABWE1</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | t <sub>EABWE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABRE1</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>EABBYPASS</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.4 | | 0.6 | | ns | | t <sub>EABCLR</sub> | 0.3 | | 0.3 | | 0.5 | | ns | | $t_{AA}$ | | 3.2 | | 3.8 | | 5.1 | ns | | $t_{WP}$ | 2.5 | | 2.9 | | 3.9 | | ns | | $t_{RP}$ | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>WDSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | $t_{WDH}$ | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 1.7 | | 2.0 | | 2.7 | | ns | | t <sub>WAH</sub> | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>RASU</sub> | 3.1 | | 3.7 | | 5.0 | | ns | | t <sub>RAH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | $t_{WO}$ | | 2.5 | | 2.9 | | 3.9 | ns | | $t_{DD}$ | | 2.5 | | 2.9 | | 3.9 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.5 | | 2.9 | | 3.9 | | ns | | Table 53. EPF10K130E Device IOE Timing Microparameters Note (1) | | | | | | | | | | |-------------------------------------------------------------------|---------|----------|---------|----------------|-----|---------|------|--|--| | Symbol | -1 Spec | ed Grade | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>OD3</sub> | | 4.0 | | 5.6 | | 7.5 | ns | | | | $t_{XZ}$ | | 2.8 | | 4.1 | | 5.5 | ns | | | | $t_{ZX1}$ | | 2.8 | | 4.1 | | 5.5 | ns | | | | $t_{ZX2}$ | | 2.8 | | 4.1 | | 5.5 | ns | | | | $t_{ZX3}$ | | 4.0 | | 5.6 | | 7.5 | ns | | | | t <sub>INREG</sub> | | 2.5 | | 3.0 | | 4.1 | ns | | | | t <sub>IOFD</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | | | t <sub>INCOMB</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | | | Table 54. EPF10K130E Device EAB Internal Microparameters (Part 1 of 2) Note (1) | | | | | | | | | |-----------------------------------------------------------------------------------|---------|---------|---------|---------|---------|----------|------|--| | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABDATA1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | | t <sub>EABDATA2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | t <sub>EABWE1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | | t <sub>EABWE2</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>EABRE1</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>EABRE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | | t <sub>EABCO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | t <sub>EABSU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | t <sub>EABH</sub> | 0.1 | | 0.2 | | 0.2 | | ns | | | t <sub>EABCLR</sub> | 0.3 | | 0.4 | | 0.5 | | ns | | | $t_{AA}$ | | 4.0 | | 5.0 | | 6.6 | ns | | | $t_{WP}$ | 2.7 | | 3.5 | | 4.7 | | ns | | | $t_{RP}$ | 1.0 | | 1.3 | | 1.7 | | ns | | | t <sub>WDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | t <sub>WDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | | t <sub>WASU</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | | t <sub>WAH</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | | t <sub>RASU</sub> | 3.0 | | 3.9 | | 5.2 | | ns | | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | $t_{WO}$ | | 1.5 | | 2.0 | | 2.6 | ns | | | Table 54. EPF10K130E Device EAB Internal Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | | |------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|----|--|--|--| | Symbol -1 Speed Grade -2 Speed Grade -3 Speed Grade U | | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | $t_{DD}$ | | 1.5 | | 2.0 | | 2.6 | ns | | | | | t <sub>EABOUT</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | | | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | | | | t <sub>EABCL</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | | | Table 55. EPF10K130E Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | |--------------------------------------------------------------------------|----------------|-----|---------|----------------|------|----------|------|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABAA</sub> | | 5.9 | | 7.5 | | 9.9 | ns | | | t <sub>EABRCOMB</sub> | 5.9 | | 7.5 | | 9.9 | | ns | | | t <sub>EABRCREG</sub> | 5.1 | | 6.4 | | 8.5 | | ns | | | t <sub>EABWP</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | t <sub>EABWCOMB</sub> | 5.9 | | 7.7 | | 10.3 | | ns | | | t <sub>EABWCREG</sub> | 5.4 | | 7.0 | | 9.4 | | ns | | | t <sub>EABDD</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | t <sub>EABDATACO</sub> | | 0.5 | | 0.7 | | 0.8 | ns | | | t <sub>EABDATASU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | t <sub>EABDATAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | t <sub>EABWESU</sub> | 1.1 | | 1.4 | | 1.9 | | ns | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | t <sub>EABWDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | | t <sub>EABWASU</sub> | 4.1 | | 5.1 | | 6.8 | | ns | | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWO</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | Table 56. EPF10K130E Device Interconnect Timing Microparameters Note (1) | | | | | | | | | | |--------------------------------------------------------------------------|---------|----------|---------|----------------|-----|---------|------|--|--| | Symbol | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DIN2IOE</sub> | | 2.8 | | 3.5 | | 4.4 | ns | | | | t <sub>DIN2LE</sub> | | 0.7 | | 1.2 | | 1.6 | ns | | | | t <sub>DIN2DATA</sub> | | 1.6 | | 1.9 | | 2.2 | ns | | | | t <sub>DCLK2IOE</sub> | | 1.6 | | 2.1 | | 2.7 | ns | | | | t <sub>DCLK2LE</sub> | | 0.7 | | 1.2 | | 1.6 | ns | | | | t <sub>SAMELAB</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | | | t <sub>SAMEROW</sub> | | 1.9 | | 3.4 | | 5.1 | ns | | | | t <sub>SAME</sub> COLUMN | | 0.9 | | 2.6 | | 4.4 | ns | | | | t <sub>DIFFROW</sub> | | 2.8 | | 6.0 | | 9.5 | ns | | | | t <sub>TWOROWS</sub> | | 4.7 | | 9.4 | | 14.6 | ns | | | | t <sub>LEPERIPH</sub> | | 3.1 | | 4.7 | | 6.9 | ns | | | | t <sub>LABCARRY</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | | | t <sub>LABCASC</sub> | | 0.9 | | 1.2 | | 1.6 | ns | | | | Table 57. EPF10K130E External Timing Parameters Notes (1), (2) | | | | | | | | | | | |----------------------------------------------------------------|---------|----------|---------|----------------|-----|---------|------|--|--|--| | Symbol | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 9.0 | | 12.0 | | 16.0 | ns | | | | | t <sub>INSU</sub> (3) | 1.9 | | 2.1 | | 3.0 | | ns | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>оитсо</sub> (3) | 2.0 | 5.0 | 2.0 | 7.0 | 2.0 | 9.2 | ns | | | | | t <sub>INSU</sub> (4) | 0.9 | | 1.1 | | - | | ns | | | | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>OUTCO</sub> (4) | 0.5 | 4.0 | 0.5 | 6.0 | - | - | ns | | | | | t <sub>PCISU</sub> | 3.0 | | 6.2 | | - | | ns | | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 6.9 | _ | _ | ns | | | | | Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | |------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | $t_H$ | 0.9 | | 1.1 | | 1.5 | | ns | | | t <sub>PRE</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | Table 60. EPF10K200E Device IOE Timing Microparameters Note (1) | | | | | | | | |-----------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>IOD</sub> | | 1.6 | | 1.9 | | 2.6 | ns | | $t_{IOC}$ | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>IOCO</sub> | | 1.6 | | 1.9 | | 2.6 | ns | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>IOSU</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | t <sub>IOH</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>OD1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>OD2</sub> | | 0.1 | | 0.2 | | 0.7 | ns | | t <sub>OD3</sub> | | 2.5 | | 3.0 | | 3.9 | ns | | $t_{XZ}$ | | 4.4 | | 5.3 | | 7.1 | ns | | t <sub>ZX1</sub> | | 4.4 | | 5.3 | | 7.1 | ns | | $t_{ZX2}$ | | 3.9 | | 4.8 | | 6.9 | ns | | $t_{ZX3}$ | | 6.3 | | 7.6 | | 10.1 | ns | | t <sub>INREG</sub> | | 4.8 | | 5.7 | | 7.7 | ns | | t <sub>IOFD</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>INCOMB</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | Table 73. EPF10I | K200S Devic | e Internal & | External Tii | ming Parame | eters N | ote (1) | | |---------------------|----------------|--------------|----------------|-------------|----------------|---------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.2 | ns | | t <sub>CLUT</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | $t_{RLUT}$ | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>PACKED</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | $t_{EN}$ | | 0.6 | | 0.5 | | 0.6 | ns | | $t_{CICO}$ | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.3 | | 0.4 | | 0.6 | ns | | t <sub>CGENR</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | $t_{CASC}$ | | 0.7 | | 0.8 | | 1.2 | ns | | $t_{\mathbb{C}}$ | | 0.5 | | 0.6 | | 0.8 | ns | | $t_{\rm CO}$ | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>COMB</sub> | | 0.3 | | 0.6 | | 0.8 | ns | | $t_{SU}$ | 0.4 | | 0.6 | | 0.7 | | ns | | t <sub>H</sub> | 1.0 | | 1.1 | | 1.5 | | ns | | t <sub>PRE</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | $t_{CLR}$ | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | |-------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.8 | | 1.9 | | 2.6 | ns | | t <sub>IOC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>IOCO</sub> | | 1.7 | | 1.9 | | 2.6 | ns | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>IOSU</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | t <sub>IOH</sub> | 0.4 | | 0.8 | | 1.1 | | ns | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>OD1</sub> | | 1.3 | | 0.7 | | 0.9 | ns | | t <sub>OD2</sub> | | 0.8 | | 0.2 | | 0.4 | ns | | t <sub>OD3</sub> | | 2.9 | | 3.0 | | 3.9 | ns | | $t_{XZ}$ | | 5.0 | | 5.3 | | 7.1 | ns | | t <sub>ZX1</sub> | | 5.0 | | 5.3 | | 7.1 | ns | # Device Pin-Outs See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information. ### Revision History The information contained in the *FLEX 10KE Embedded Programmable Logic Data Sheet* version 2.5 supersedes information published in previous versions. #### Version 2.5 The following changes were made to the *FLEX 10KE Embedded Programmable Logic Data Sheet* version 2.5: - Note (1) added to Figure 23. - Text added to "I/O Element" section on page 34. - Updated Table 22. #### Version 2.4 The following changes were made to the *FLEX 10KE Embedded Programmable Logic Data Sheet* version 2.4: updated text on page 34 and page 63.