# E·XFL

# Intel - EPF10K130EQC240-2X Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 832                                                           |
| Number of Logic Elements/Cells | 6656                                                          |
| Total RAM Bits                 | 65536                                                         |
| Number of I/O                  | 186                                                           |
| Number of Gates                | 342000                                                        |
| Voltage - Supply               | 2.375V ~ 2.625V                                               |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 240-BFQFP                                                     |
| Supplier Device Package        | 240-PQFP (32x32)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k130eqc240-2x |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10KE Device Features |                |            |                          |
|------------------------------------|----------------|------------|--------------------------|
| Feature                            | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S |
| Typical gates (1)                  | 100,000        | 130,000    | 200,000                  |
| Maximum system gates               | 257,000        | 342,000    | 513,000                  |
| Logic elements (LEs)               | 4,992          | 6,656      | 9,984                    |
| EABs                               | 12             | 16         | 24                       |
| Total RAM bits                     | 49,152         | 65,536     | 98,304                   |
| Maximum user I/O pins              | 338            | 413        | 470                      |

#### Note to tables:

- (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.
- (2) New EPF10K100B designs should use EPF10K100E devices.

# ...and More

- Fabricated on an advanced process and operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock<sup>™</sup> and ClockBoost<sup>™</sup> options for reduced clock \_ delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration
- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state buses
  - Up to six global clock signals and four global clear signals
  - Powerful I/O pins
    - Individual tri-state output enable control for each pin
    - Open-drain option on each I/O pin
    - Programmable output slew-rate control to reduce switching noise
    - Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
    - Supports hot-socketing

| Table 5. FLEX 10KE Perform                  | nance    |         |                |                |                |     |  |
|---------------------------------------------|----------|---------|----------------|----------------|----------------|-----|--|
| Application                                 | Resource | es Used | Performance    |                |                |     |  |
|                                             | LEs      | EABs    | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |     |  |
| 16-bit loadable counter                     | 16       | 0       | 285            | 250            | 200            | MHz |  |
| 16-bit accumulator                          | 16       | 0       | 285            | 250            | 200            | MHz |  |
| 16-to-1 multiplexer (1)                     | 10       | 0       | 3.5            | 4.9            | 7.0            | ns  |  |
| 16-bit multiplier with 3-stage pipeline (2) | 592      | 0       | 156            | 131            | 93             | MHz |  |
| $256 \times 16$ RAM read cycle speed (2)    | 0        | 1       | 196            | 154            | 118            | MHz |  |
| $256 \times 16$ RAM write cycle speed (2)   | 0        | 1       | 185            | 143            | 106            | MHz |  |

## Table 5. FLEX 10KE Performance

#### Notes:

(1) This application uses combinatorial inputs and outputs.

(2) This application uses registered inputs and outputs.

Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$  functions.

| Table 6. FLEX 10KE Performanc                                  | e for Complex | Designs        |                |                |        |
|----------------------------------------------------------------|---------------|----------------|----------------|----------------|--------|
| Application                                                    | LEs Used      | Performance    |                |                |        |
|                                                                |               | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |        |
| 8-bit, 16-tap parallel finite impulse<br>response (FIR) filter | 597           | 192            | 156            | 116            | MSPS   |
| 8-bit, 512-point fast Fourier                                  | 1,854         | 23.4           | 28.7           | 38.9           | µs (1) |
| transform (FFT) function                                       |               | 113            | 92             | 68             | MHz    |
| a16450 universal asynchronous<br>receiver/transmitter (UART)   | 342           | 36             | 28             | 20.5           | MHz    |

#### Note:

(1) These values are for calculation time. Calculation time = number of clocks required /  $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling]

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).

The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE.

The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

#### Carry Chain

The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains.

Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from oddnumbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB.

#### LE Operating Modes

The FLEX 10KE LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.



#### Figure 13. FLEX 10KE LAB Connections to Row & Column Interconnect

Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).



The values for m and n are provided in Table 11.



#### Table 11 lists the FLEX 10KE column-to-IOE interconnect resources.

| Table 11. FLEX 10        | Table 11. FLEX 10KE Column-to-IOE Interconnect Resources |                             |  |  |  |  |  |  |  |
|--------------------------|----------------------------------------------------------|-----------------------------|--|--|--|--|--|--|--|
| Device                   | Channels per Column (n)                                  | Column Channels per Pin (m) |  |  |  |  |  |  |  |
| EPF10K30E                | 24                                                       | 16                          |  |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S   | 24                                                       | 16                          |  |  |  |  |  |  |  |
| EPF10K100E               | 24                                                       | 16                          |  |  |  |  |  |  |  |
| EPF10K130E               | 32                                                       | 24                          |  |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S | 48                                                       | 40                          |  |  |  |  |  |  |  |

| Table 2            | Table 23. FLEX 10KE Device Capacitance     Note (14) |                                     |     |     |      |  |  |  |  |
|--------------------|------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|
| Symbol             | Parameter                                            | Conditions                          | Min | Max | Unit |  |  |  |  |
| C <sub>IN</sub>    | Input capacitance                                    | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |
| C <sub>INCLK</sub> | Input capacitance on<br>dedicated clock pin          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |
| C <sub>OUT</sub>   | Output capacitance                                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before  $V_{CCINT}$  and  $V_{CCIO}$  are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21.
  (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS
- signals. Additionally, the input buffers are 3.3-V PCI compliant when  $V_{CCIO}$  and  $V_{CCINT}$  meet the relationship shown in Figure 22.
- (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than  $V_{CCIO}$  by an external source.
- (14) Capacitance is sample-tested only.



Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model



| Symbol                 | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |
|------------------------|---------|----------------|-----|----------------|-----|----------|------|
|                        | Min     | Max            | Min | Max            | Min | Max      |      |
| t <sub>EABDATA1</sub>  |         | 1.7            |     | 2.0            |     | 2.3      | ns   |
| t <sub>EABDATA1</sub>  |         | 0.6            |     | 0.7            |     | 0.8      | ns   |
| t <sub>EABWE1</sub>    |         | 1.1            |     | 1.3            |     | 1.4      | ns   |
| t <sub>EABWE2</sub>    |         | 0.4            |     | 0.4            |     | 0.5      | ns   |
| t <sub>EABRE1</sub>    |         | 0.8            |     | 0.9            |     | 1.0      | ns   |
| t <sub>EABRE2</sub>    |         | 0.4            |     | 0.4            |     | 0.5      | ns   |
| t <sub>EABCLK</sub>    |         | 0.0            |     | 0.0            |     | 0.0      | ns   |
| t <sub>EABCO</sub>     |         | 0.3            |     | 0.3            |     | 0.4      | ns   |
| t <sub>EABBYPASS</sub> |         | 0.5            |     | 0.6            |     | 0.7      | ns   |
| t <sub>EABSU</sub>     | 0.9     |                | 1.0 |                | 1.2 |          | ns   |
| t <sub>EABH</sub>      | 0.4     |                | 0.4 |                | 0.5 |          | ns   |
| t <sub>EABCLR</sub>    | 0.3     |                | 0.3 |                | 0.3 |          | ns   |
| t <sub>AA</sub>        |         | 3.2            |     | 3.8            |     | 4.4      | ns   |
| t <sub>WP</sub>        | 2.5     |                | 2.9 |                | 3.3 |          | ns   |
| t <sub>RP</sub>        | 0.9     |                | 1.1 |                | 1.2 |          | ns   |
| t <sub>WDSU</sub>      | 0.9     |                | 1.0 |                | 1.1 |          | ns   |
| t <sub>WDH</sub>       | 0.1     |                | 0.1 |                | 0.1 |          | ns   |
| t <sub>WASU</sub>      | 1.7     |                | 2.0 |                | 2.3 |          | ns   |
| t <sub>WAH</sub>       | 1.8     |                | 2.1 |                | 2.4 |          | ns   |
| t <sub>RASU</sub>      | 3.1     |                | 3.7 |                | 4.2 |          | ns   |
| t <sub>RAH</sub>       | 0.2     |                | 0.2 |                | 0.2 |          | ns   |
| t <sub>WO</sub>        |         | 2.5            |     | 2.9            |     | 3.3      | ns   |
| t <sub>DD</sub>        |         | 2.5            |     | 2.9            |     | 3.3      | ns   |
| t <sub>EABOUT</sub>    |         | 0.5            |     | 0.6            |     | 0.7      | ns   |
| t <sub>EABCH</sub>     | 1.5     |                | 2.0 |                | 2.3 |          | ns   |
| t <sub>EABCL</sub>     | 2.5     |                | 2.9 |                | 3.3 |          | ns   |

| Symbol                 | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|----------|---------|---------|------|
|                        | Min     | Max     | Min     | Max      | Min     | Max     |      |
| t <sub>EABAA</sub>     |         | 6.4     |         | 7.6      |         | 8.8     | ns   |
| t <sub>EABRCOMB</sub>  | 6.4     |         | 7.6     |          | 8.8     |         | ns   |
| t <sub>EABRCREG</sub>  | 4.4     |         | 5.1     |          | 6.0     |         | ns   |
| t <sub>EABWP</sub>     | 2.5     |         | 2.9     |          | 3.3     |         | ns   |
| t <sub>EABWCOMB</sub>  | 6.0     |         | 7.0     |          | 8.0     |         | ns   |
| t <sub>EABWCREG</sub>  | 6.8     |         | 7.8     |          | 9.0     |         | ns   |
| t <sub>EABDD</sub>     |         | 5.7     |         | 6.7      |         | 7.7     | ns   |
| t <sub>EABDATACO</sub> |         | 0.8     |         | 0.9      |         | 1.1     | ns   |
| t <sub>EABDATASU</sub> | 1.5     |         | 1.7     |          | 2.0     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 1.3     |         | 1.4     |          | 1.7     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.5     |         | 1.7     |          | 2.0     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 3.0     |         | 3.6     |          | 4.3     |         | ns   |
| t <sub>EABWAH</sub>    | 0.5     |         | 0.5     |          | 0.4     |         | ns   |
| t <sub>EABWO</sub>     |         | 5.1     |         | 6.0      |         | 6.8     | ns   |

| Symbol                  | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|-------------------------|---------|---------|---------|---------|---------|----------|------|
|                         | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>DIN2IOE</sub>    |         | 1.8     |         | 2.4     |         | 2.9      | ns   |
| t <sub>DIN2LE</sub>     |         | 1.5     |         | 1.8     |         | 2.4      | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.5     |         | 1.8     |         | 2.2      | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.2     |         | 2.6     |         | 3.0      | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.5     |         | 1.8     |         | 2.4      | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1     |         | 0.2     |         | 0.3      | ns   |
| t <sub>SAMEROW</sub>    |         | 2.0     |         | 2.4     |         | 2.7      | ns   |
| t <sub>SAMECOLUMN</sub> |         | 0.7     |         | 1.0     |         | 0.8      | ns   |
| t <sub>DIFFROW</sub>    |         | 2.7     |         | 3.4     |         | 3.5      | ns   |
| t <sub>TWOROWS</sub>    |         | 4.7     |         | 5.8     |         | 6.2      | ns   |
| t <sub>LEPERIPH</sub>   |         | 2.7     |         | 3.4     |         | 3.8      | ns   |
| t <sub>LABCARRY</sub>   |         | 0.3     |         | 0.4     |         | 0.5      | ns   |
| t <sub>LABCASC</sub>    |         | 0.8     |         | 0.8     |         | 1.1      | ns   |

| Symbol                            | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|-----------------------------------|---------|----------|---------|---------|---------|----------|------|
|                                   | Min     | Max      | Min     | Max     | Min     | Max      |      |
| t <sub>DRR</sub>                  |         | 8.0      |         | 9.5     |         | 12.5     | ns   |
| t <sub>INSU</sub> (3)             | 2.1     |          | 2.5     |         | 3.9     |          | ns   |
| t <sub>INH</sub> (3)              | 0.0     |          | 0.0     |         | 0.0     |          | ns   |
| <sup>t</sup> оитсо <sup>(3)</sup> | 2.0     | 4.9      | 2.0     | 5.9     | 2.0     | 7.6      | ns   |
| t <sub>INSU</sub> (4)             | 1.1     |          | 1.5     |         | -       |          | ns   |
| t <sub>INH</sub> (4)              | 0.0     |          | 0.0     |         | -       |          | ns   |
| t <sub>оитсо</sub> (4)            | 0.5     | 3.9      | 0.5     | 4.9     | -       | -        | ns   |
| t <sub>PCISU</sub>                | 3.0     |          | 4.2     |         | -       |          | ns   |
| t <sub>PCIH</sub>                 | 0.0     |          | 0.0     |         | -       |          | ns   |
| t <sub>PCICO</sub>                | 2.0     | 6.0      | 2.0     | 7.5     | -       | -        | ns   |

| Table 38. EPF10K | 50E Device | LE Timing N   | licroparame | eters (Part 2  | ? of 2) No | te (1)  |      |
|------------------|------------|---------------|-------------|----------------|------------|---------|------|
| Symbol           | -1 Spee    | ed Grade -2 S |             | -2 Speed Grade |            | d Grade | Unit |
|                  | Min        | Max           | Min         | Max            | Min        | Max     |      |
| t <sub>H</sub>   | 0.9        |               | 1.0         |                | 1.4        |         | ns   |
| t <sub>PRE</sub> |            | 0.5           |             | 0.6            |            | 0.8     | ns   |
| t <sub>CLR</sub> |            | 0.5           |             | 0.6            |            | 0.8     | ns   |
| t <sub>CH</sub>  | 2.0        |               | 2.5         |                | 3.0        |         | ns   |
| t <sub>CL</sub>  | 2.0        |               | 2.5         |                | 3.0        |         | ns   |

| Table 39. EPF10     | 1       |          | -<br>I  |          | te (1)  | i        |      |
|---------------------|---------|----------|---------|----------|---------|----------|------|
| Symbol              | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |
|                     | Min     | Max      | Min     | Max      | Min     | Max      |      |
| t <sub>IOD</sub>    |         | 2.2      |         | 2.4      |         | 3.3      | ns   |
| t <sub>IOC</sub>    |         | 0.3      |         | 0.3      |         | 0.5      | ns   |
| t <sub>IOCO</sub>   |         | 1.0      |         | 1.0      |         | 1.4      | ns   |
| t <sub>IOCOMB</sub> |         | 0.0      |         | 0.0      |         | 0.2      | ns   |
| t <sub>IOSU</sub>   | 1.0     |          | 1.2     |          | 1.7     |          | ns   |
| t <sub>IOH</sub>    | 0.3     |          | 0.3     |          | 0.5     |          | ns   |
| t <sub>IOCLR</sub>  |         | 0.9      |         | 1.0      |         | 1.4      | ns   |
| t <sub>OD1</sub>    |         | 0.8      |         | 0.9      |         | 1.2      | ns   |
| t <sub>OD2</sub>    |         | 0.3      |         | 0.4      |         | 0.7      | ns   |
| t <sub>OD3</sub>    |         | 3.0      |         | 3.5      |         | 3.5      | ns   |
| t <sub>XZ</sub>     |         | 1.4      |         | 1.7      |         | 2.3      | ns   |
| t <sub>ZX1</sub>    |         | 1.4      |         | 1.7      |         | 2.3      | ns   |
| t <sub>ZX2</sub>    |         | 0.9      |         | 1.2      |         | 1.8      | ns   |
| t <sub>ZX3</sub>    |         | 3.6      |         | 4.3      |         | 4.6      | ns   |
| t <sub>INREG</sub>  |         | 4.9      |         | 5.8      |         | 7.8      | ns   |
| t <sub>IOFD</sub>   |         | 2.8      |         | 3.3      |         | 4.5      | ns   |
| t <sub>INCOMB</sub> |         | 2.8      |         | 3.3      |         | 4.5      | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|------------------------|----------------|-----|----------------|-----|---------|---------|------|
|                        | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |                | 2.0 |         | 2.7     | ns   |
| t <sub>EABDATA1</sub>  |                | 0.6 |                | 0.7 |         | 0.9     | ns   |
| t <sub>EABWE1</sub>    |                | 1.1 |                | 1.3 |         | 1.8     | ns   |
| t <sub>EABWE2</sub>    |                | 0.4 |                | 0.4 |         | 0.6     | ns   |
| t <sub>EABRE1</sub>    |                | 0.8 |                | 0.9 |         | 1.2     | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.4 |         | 0.6     | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |         | 0.0     | ns   |
| t <sub>EABCO</sub>     |                | 0.3 |                | 0.3 |         | 0.5     | ns   |
| t <sub>EABBYPASS</sub> |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.0            |     | 1.4     |         | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.4            |     | 0.6     |         | ns   |
| t <sub>EABCLR</sub>    | 0.3            |     | 0.3            |     | 0.5     |         | ns   |
| t <sub>AA</sub>        |                | 3.2 |                | 3.8 |         | 5.1     | ns   |
| t <sub>WP</sub>        | 2.5            |     | 2.9            |     | 3.9     |         | ns   |
| t <sub>RP</sub>        | 0.9            |     | 1.1            |     | 1.5     |         | ns   |
| t <sub>WDSU</sub>      | 0.9            |     | 1.0            |     | 1.4     |         | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.2     |         | ns   |
| t <sub>WASU</sub>      | 1.7            |     | 2.0            |     | 2.7     |         | ns   |
| t <sub>WAH</sub>       | 1.8            |     | 2.1            |     | 2.9     |         | ns   |
| t <sub>RASU</sub>      | 3.1            |     | 3.7            |     | 5.0     |         | ns   |
| t <sub>RAH</sub>       | 0.2            |     | 0.2            |     | 0.3     |         | ns   |
| t <sub>WO</sub>        |                | 2.5 |                | 2.9 |         | 3.9     | ns   |
| t <sub>DD</sub>        |                | 2.5 |                | 2.9 |         | 3.9     | ns   |
| t <sub>EABOUT</sub>    |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5     |         | ns   |
| t <sub>EABCL</sub>     | 2.5            |     | 2.9            |     | 3.9     |         | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|------------------------|----------------|-----|----------------|-----|---------|---------|------|
|                        | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>EABAA</sub>     |                | 3.7 |                | 5.2 |         | 7.0     | ns   |
| t <sub>EABRCCOMB</sub> | 3.7            |     | 5.2            |     | 7.0     |         | ns   |
| t <sub>EABRCREG</sub>  | 3.5            |     | 4.9            |     | 6.6     |         | ns   |
| t <sub>EABWP</sub>     | 2.0            |     | 2.8            |     | 3.8     |         | ns   |
| t <sub>EABWCCOMB</sub> | 4.5            |     | 6.3            |     | 8.6     |         | ns   |
| t <sub>EABWCREG</sub>  | 5.6            |     | 7.8            |     | 10.6    |         | ns   |
| t <sub>EABDD</sub>     |                | 3.8 |                | 5.3 |         | 7.2     | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 1.1 |         | 1.5     | ns   |
| t <sub>EABDATASU</sub> | 1.1            |     | 1.6            |     | 2.1     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 0.7            |     | 1.0            |     | 1.3     |         | ns   |
| t <sub>EABWEH</sub>    | 0.4            |     | 0.6            |     | 0.8     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.2            |     | 1.7            |     | 2.2     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 1.6            |     | 2.3            |     | 3.0     |         | ns   |
| t <sub>EABWAH</sub>    | 0.9            |     | 1.2            |     | 1.8     |         | ns   |
| t <sub>EABWO</sub>     |                | 3.1 |                | 4.3 |         | 5.9     | ns   |

| Table 70. EPF10         | K50S Device    | Interconnec | t Timing Mi    | croparamete | e <b>rs</b> Note | (1)     |      |
|-------------------------|----------------|-------------|----------------|-------------|------------------|---------|------|
| Symbol                  | -1 Speed Grade |             | -2 Speed Grade |             | -3 Spee          | d Grade | Unit |
|                         | Min            | Max         | Min            | Max         | Min              | Max     |      |
| t <sub>DIN2IOE</sub>    |                | 3.1         |                | 3.7         |                  | 4.6     | ns   |
| t <sub>DIN2LE</sub>     |                | 1.7         |                | 2.1         |                  | 2.7     | ns   |
| t <sub>DIN2DATA</sub>   |                | 2.7         |                | 3.1         |                  | 5.1     | ns   |
| t <sub>DCLK2IOE</sub>   |                | 1.6         |                | 1.9         |                  | 2.6     | ns   |
| t <sub>DCLK2LE</sub>    |                | 1.7         |                | 2.1         |                  | 2.7     | ns   |
| t <sub>SAMELAB</sub>    |                | 0.1         |                | 0.1         |                  | 0.2     | ns   |
| t <sub>SAMEROW</sub>    |                | 1.5         |                | 1.7         |                  | 2.4     | ns   |
| t <sub>SAMECOLUMN</sub> |                | 1.0         |                | 1.3         |                  | 2.1     | ns   |
| t <sub>DIFFROW</sub>    |                | 2.5         |                | 3.0         |                  | 4.5     | ns   |
| t <sub>TWOROWS</sub>    |                | 4.0         |                | 4.7         |                  | 6.9     | ns   |
| t <sub>LEPERIPH</sub>   |                | 2.6         |                | 2.9         |                  | 3.4     | ns   |
| t <sub>LABCARRY</sub>   |                | 0.1         |                | 0.2         |                  | 0.2     | ns   |
| t <sub>LABCASC</sub>    |                | 0.8         |                | 1.0         |                  | 1.3     | ns   |

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|---------------------|----------------|-----|----------------|-----|---------|---------|------|
|                     | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>LUT</sub>    |                | 0.7 |                | 0.8 |         | 1.2     | ns   |
| t <sub>CLUT</sub>   |                | 0.4 |                | 0.5 |         | 0.6     | ns   |
| t <sub>RLUT</sub>   |                | 0.5 |                | 0.7 |         | 0.9     | ns   |
| t <sub>PACKED</sub> |                | 0.4 |                | 0.5 |         | 0.7     | ns   |
| t <sub>EN</sub>     |                | 0.6 |                | 0.5 |         | 0.6     | ns   |
| tcico               |                | 0.1 |                | 0.2 |         | 0.3     | ns   |
| t <sub>CGEN</sub>   |                | 0.3 |                | 0.4 |         | 0.6     | ns   |
| t <sub>CGENR</sub>  |                | 0.1 |                | 0.2 |         | 0.3     | ns   |
| t <sub>CASC</sub>   |                | 0.7 |                | 0.8 |         | 1.2     | ns   |
| t <sub>C</sub>      |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| <sup>t</sup> co     |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| tсомв               |                | 0.3 |                | 0.6 |         | 0.8     | ns   |
| t <sub>SU</sub>     | 0.4            |     | 0.6            |     | 0.7     |         | ns   |
| tн                  | 1.0            |     | 1.1            |     | 1.5     |         | ns   |
| t <sub>PRE</sub>    |                | 0.4 |                | 0.6 |         | 0.8     | ns   |
| t <sub>CLR</sub>    |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| <sup>t</sup> CH     | 2.0            |     | 2.5            |     | 3.0     |         | ns   |
| ĊL                  | 2.0            |     | 2.5            |     | 3.0     |         | ns   |

 Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2)
 Note (1)

| Symbol              | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Spee | Unit |    |
|---------------------|---------|----------|----------------|-----|---------|------|----|
|                     | Min     | Max      | Min            | Max | Min     | Max  |    |
| t <sub>IOD</sub>    |         | 1.8      |                | 1.9 |         | 2.6  | ns |
| t <sub>IOC</sub>    |         | 0.3      |                | 0.3 |         | 0.5  | ns |
| t <sub>IOCO</sub>   |         | 1.7      |                | 1.9 |         | 2.6  | ns |
| t <sub>IOCOMB</sub> |         | 0.5      |                | 0.6 |         | 0.8  | ns |
| t <sub>IOSU</sub>   | 0.8     |          | 0.9            |     | 1.2     |      | ns |
| t <sub>IOH</sub>    | 0.4     |          | 0.8            |     | 1.1     |      | ns |
| t <sub>IOCLR</sub>  |         | 0.2      |                | 0.2 |         | 0.3  | ns |
| t <sub>OD1</sub>    |         | 1.3      |                | 0.7 |         | 0.9  | ns |
| t <sub>OD2</sub>    |         | 0.8      |                | 0.2 |         | 0.4  | ns |
| t <sub>OD3</sub>    |         | 2.9      |                | 3.0 |         | 3.9  | ns |
| t <sub>XZ</sub>     |         | 5.0      |                | 5.3 |         | 7.1  | ns |
| t <sub>ZX1</sub>    |         | 5.0      |                | 5.3 |         | 7.1  | ns |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|------------------------|----------------|-----|----------------|-----|---------|---------|------|
|                        | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>EABAA</sub>     |                | 3.9 |                | 6.4 |         | 8.4     | ns   |
| t <sub>EABRCOMB</sub>  | 3.9            |     | 6.4            |     | 8.4     |         | ns   |
| t <sub>EABRCREG</sub>  | 3.6            |     | 5.7            |     | 7.6     |         | ns   |
| t <sub>EABWP</sub>     | 2.1            |     | 4.0            |     | 5.3     |         | ns   |
| t <sub>EABWCOMB</sub>  | 4.8            |     | 8.1            |     | 10.7    |         | ns   |
| t <sub>EABWCREG</sub>  | 5.4            |     | 8.0            |     | 10.6    |         | ns   |
| t <sub>EABDD</sub>     |                | 3.8 |                | 5.1 |         | 6.7     | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 1.0 |         | 1.3     | ns   |
| t <sub>EABDATASU</sub> | 1.1            |     | 1.6            |     | 2.1     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 0.7            |     | 1.1            |     | 1.5     |         | ns   |
| t <sub>EABWEH</sub>    | 0.4            |     | 0.5            |     | 0.6     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.2            |     | 1.8            |     | 2.4     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 1.9            |     | 3.6            |     | 4.7     |         | ns   |
| t <sub>EABWAH</sub>    | 0.8            |     | 0.5            |     | 0.7     |         | ns   |
| t <sub>EABWO</sub>     |                | 3.1 |                | 4.4 |         | 5.8     | ns   |

| Symbol                   | -1 Speed Grade |     | -2 Speed Grade |      | -3 Spee | d Grade | Unit |
|--------------------------|----------------|-----|----------------|------|---------|---------|------|
|                          | Min            | Мах | Min            | Мах  | Min     | Max     |      |
| t <sub>DIN2IOE</sub>     |                | 4.4 |                | 4.8  |         | 5.5     | ns   |
| t <sub>DIN2LE</sub>      |                | 0.6 |                | 0.6  |         | 0.9     | ns   |
| t <sub>DIN2DATA</sub>    |                | 1.8 |                | 2.1  |         | 2.8     | ns   |
| t <sub>DCLK2IOE</sub>    |                | 1.7 |                | 2.0  |         | 2.8     | ns   |
| t <sub>DCLK2LE</sub>     |                | 0.6 |                | 0.6  |         | 0.9     | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1 |                | 0.1  |         | 0.2     | ns   |
| t <sub>SAMEROW</sub>     |                | 3.0 |                | 4.6  |         | 5.7     | ns   |
| t <sub>SAME</sub> COLUMN |                | 3.5 |                | 4.9  |         | 6.4     | ns   |
| t <sub>DIFFROW</sub>     |                | 6.5 |                | 9.5  |         | 12.1    | ns   |
| t <sub>TWOROWS</sub>     |                | 9.5 |                | 14.1 |         | 17.8    | ns   |
| t <sub>LEPERIPH</sub>    |                | 5.5 |                | 6.2  |         | 7.2     | ns   |
| t <sub>LABCARRY</sub>    |                | 0.3 |                | 0.1  |         | 0.2     | ns   |

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 2 of 2)       Note (1) |                |     |                |     |         |         |      |  |  |  |
|----------------------------------------------------------------------------------------------|----------------|-----|----------------|-----|---------|---------|------|--|--|--|
| Symbol                                                                                       | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |  |  |  |
|                                                                                              | Min            | Мах | Min            | Max | Min     | Max     |      |  |  |  |
| t <sub>LABCASC</sub>                                                                         |                | 0.5 |                | 1.0 |         | 1.4     | ns   |  |  |  |

 Table 78. EPF10K200S External Timing Parameters
 Note (1)

| Symbol                        | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|-------------------------------|----------------|-----|----------------|------|----------------|------|------|
|                               | Min            | Max | Min            | Max  | Min            | Max  |      |
| t <sub>DRR</sub>              |                | 9.0 |                | 12.0 |                | 16.0 | ns   |
| t <sub>INSU</sub> (2)         | 3.1            |     | 3.7            |      | 4.7            |      | ns   |
| t <sub>INH</sub> (2)          | 0.0            |     | 0.0            |      | 0.0            |      | ns   |
| t <sub>оитсо</sub> (2)        | 2.0            | 3.7 | 2.0            | 4.4  | 2.0            | 6.3  | ns   |
| t <sub>INSU</sub> (3)         | 2.1            |     | 2.7            |      | -              |      | ns   |
| t <sub>INH</sub> (3)          | 0.0            |     | 0.0            |      | -              |      | ns   |
| <b>t</b> оитсо <sup>(3)</sup> | 0.5            | 2.7 | 0.5            | 3.4  | -              | -    | ns   |
| t <sub>PCISU</sub>            | 3.0            |     | 4.2            |      | -              |      | ns   |
| t <sub>PCIH</sub>             | 0.0            |     | 0.0            |      | -              |      | ns   |
| t <sub>PCICO</sub>            | 2.0            | 6.0 | 2.0            | 8.9  | -              | _    | ns   |

Table 79. EPF10K200S External Bidirectional Timing Parameters Note (1) Symbol -1 Speed Grade -2 Speed Grade -3 Speed Grade Unit Min Max Min Max Min Max t<sub>INSUBIDIR</sub> (2) 2.3 3.4 4.4 ns 0.0 t<sub>INHBIDIR</sub> (2) 0.0 0.0 ns tINSUBIDIR (3) 3.3 4.4 \_ ns t<sub>INHBIDIR</sub> (3) 0.0 0.0 \_ ns toutcobidir (2) 2.0 3.7 2.0 4.4 2.0 6.3 ns t<sub>XZBIDIR</sub> (2) 6.9 7.6 9.2 ns t<sub>ZXBIDIR</sub> (2) 5.9 6.6 \_ ns toutcobidir (3) 0.5 2.7 0.5 3.4 \_ \_ ns t<sub>XZBIDIR</sub> (3) 6.9 7.6 9.2 ns t<sub>ZXBIDIR</sub> (3) 6.6 5.9 \_ ns

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(3) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

#### **Altera Corporation**

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow FLEX 10KE devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 85 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor.

### **Programming Files**

Despite being function- and pin-compatible, FLEX 10KE devices are not programming- or configuration file-compatible with FLEX 10K or FLEX 10KA devices. A design therefore must be recompiled before it is transferred from a FLEX 10K or FLEX 10KA device to an equivalent FLEX 10KE device. This recompilation should be performed both to create a new programming or configuration file and to check design timing in FLEX 10KE devices, which has different timing characteristics than FLEX 10K or FLEX 10KA devices.

FLEX 10KE devices are generally pin-compatible with equivalent FLEX 10KA devices. In some cases, FLEX 10KE devices have fewer I/O pins than the equivalent FLEX 10KA devices. Table 81 shows which FLEX 10KE devices have fewer I/O pins than equivalent FLEX 10KA devices. However, power, ground, JTAG, and configuration pins are the same on FLEX 10KA and FLEX 10KE devices, enabling migration from a FLEX 10KA design to a FLEX 10KE design.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation



100