Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 832 | | Number of Logic Elements/Cells | 6656 | | Total RAM Bits | 65536 | | Number of I/O | 186 | | Number of Gates | 342000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k130eqi240-2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 7. FLEX 10KE LAB ### Notes: - (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26. - (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34. #### Cascade Chain With the cascade chain, the FLEX 10KE architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. An a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EPF10K50E device, the cascade chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row. Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is 0.9 ns; the cascade chain delay is 0.6 ns. With the cascade chain, 2.7 ns are needed to decode a 16-bit address. Figure 10. FLEX 10KE Cascade Chain Operation ### LE Operating Modes The FLEX 10KE LE can operate in the following four modes: - Normal mode - Arithmetic mode - Up/down counter mode - Clearable counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance. The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs. Figure 14. FLEX 10KE Interconnect Resources ### I/O Element An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers. # SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package to an EPF10K200S device in a 672-pin FineLine BGA package. The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18). Figure 18. SameFrame Pin-Out Example 256-Pin FineLine BGA Packag (Reduced I/O Count or Logic Reguirements) 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements) ### ClockLock & ClockBoost Timing Parameters For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications. Figure 19. Specifications for Incoming & Generated Clocks The $t_l$ parameter refers to the nominal input clock period; the $t_0$ parameter refers to the nominal output clock period. Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device. Dedicated Clock/Input Interconnect Logic Embedded Array Block Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models. Figure 28. Synchronous Bidirectional Pin External Timing Model Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols. | Symbol | Parameter | Condition | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------| | t <sub>LUT</sub> | LUT delay for data-in | | | t <sub>CLUT</sub> | LUT delay for carry-in | | | t <sub>RLUT</sub> | LUT delay for LE register feedback | | | t <sub>PACKED</sub> | Data-in to packed register delay | | | t <sub>EN</sub> | LE register enable delay | | | t <sub>CICO</sub> | Carry-in to carry-out delay | | | t <sub>CGEN</sub> | Data-in to carry-out delay | | | t <sub>CGENR</sub> | LE register feedback to carry-out delay | | | t <sub>CASC</sub> | Cascade-in to cascade-out delay | | | $t_{C}$ | LE register control signal delay | | | t <sub>CO</sub> | LE register clock-to-output delay | | | t <sub>COMB</sub> | Combinatorial delay | | | t <sub>SU</sub> | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load | | | $t_H$ | LE register hold time for data and enable signals after clock | | | t <sub>PRE</sub> | LE register preset delay | | | Table 34. EPF10K30E Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | | |-------------------------------------------------------------------------|---------|----------------|-----|----------------|-----|----------|------|--|--| | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | ed Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>EABAA</sub> | | 6.4 | | 7.6 | | 8.8 | ns | | | | t <sub>EABRCOMB</sub> | 6.4 | | 7.6 | | 8.8 | | ns | | | | t <sub>EABRCREG</sub> | 4.4 | | 5.1 | | 6.0 | | ns | | | | t <sub>EABWP</sub> | 2.5 | | 2.9 | | 3.3 | | ns | | | | t <sub>EABWCOMB</sub> | 6.0 | | 7.0 | | 8.0 | | ns | | | | t <sub>EABWCREG</sub> | 6.8 | | 7.8 | | 9.0 | | ns | | | | t <sub>EABDD</sub> | | 5.7 | | 6.7 | | 7.7 | ns | | | | t <sub>EABDATA</sub> CO | | 0.8 | | 0.9 | | 1.1 | ns | | | | t <sub>EABDATASU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>EABWESU</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>EABWDSU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.3 | | ns | | | | t <sub>EABWAH</sub> | 0.5 | | 0.5 | | 0.4 | | ns | | | | t <sub>EABWO</sub> | | 5.1 | | 6.0 | | 6.8 | ns | | | | Table 38. EPF10K | 50E Device | LE Timing M | licroparame | ters (Part 2 | of 2) No | te (1) | | |------------------|------------|----------------|-------------|----------------|----------|---------|------| | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_H$ | 0.9 | | 1.0 | | 1.4 | | ns | | t <sub>PRE</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | Table 39. EPF10K50E Device IOE Timing Microparameters Note (1) | | | | | | | | | |----------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | | Min | Max | Min | Max | Min | Max | | | | $t_{IOD}$ | | 2.2 | | 2.4 | | 3.3 | ns | | | t <sub>IOC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | | $t_{IOCO}$ | | 1.0 | | 1.0 | | 1.4 | ns | | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.2 | ns | | | t <sub>IOSU</sub> | 1.0 | | 1.2 | | 1.7 | | ns | | | t <sub>IOH</sub> | 0.3 | | 0.3 | | 0.5 | | ns | | | t <sub>IOCLR</sub> | | 0.9 | | 1.0 | | 1.4 | ns | | | t <sub>OD1</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | | t <sub>OD2</sub> | | 0.3 | | 0.4 | | 0.7 | ns | | | t <sub>OD3</sub> | | 3.0 | | 3.5 | | 3.5 | ns | | | $t_{XZ}$ | | 1.4 | | 1.7 | | 2.3 | ns | | | $t_{ZX1}$ | | 1.4 | | 1.7 | | 2.3 | ns | | | $t_{ZX2}$ | | 0.9 | | 1.2 | | 1.8 | ns | | | t <sub>ZX3</sub> | | 3.6 | | 4.3 | | 4.6 | ns | | | t <sub>INREG</sub> | | 4.9 | | 5.8 | | 7.8 | ns | | | t <sub>IOFD</sub> | | 2.8 | | 3.3 | | 4.5 | ns | | | t <sub>INCOMB</sub> | | 2.8 | _ | 3.3 | _ | 4.5 | ns | | | Table 43. EPF10K50E External Timing Parameters Notes (1), (2) | | | | | | | | | | |---------------------------------------------------------------|----------------|-----|---------|----------------|-----|---------|------|--|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 8.5 | | 10.0 | | 13.5 | ns | | | | t <sub>INSU</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | | | t <sub>INH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>outco</sub> | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.7 | - | - | ns | | | | Table 44. EPF10K | 50E Externa | l Bidirection | al Timing P | arameters | Notes (1), | (2) | | |-------------------------|----------------|---------------|-------------|----------------|------------|---------|------| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTCOBIDIR</sub> | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | t <sub>XZBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | | t <sub>ZXBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | ### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. Tables 45 through 51 show EPF10K100E device internal and external timing parameters. | Symbol | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | |---------------------|---------|----------|---------|----------------|-----|----------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 1.0 | | 1.5 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.8 | | 1.1 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | $t_{EN}$ | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit | |--------------------|---------|---------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CASC</sub> | | 0.6 | | 0.9 | | 1.2 | ns | | t <sub>C</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | t <sub>CO</sub> | | 0.6 | | 0.8 | | 1.1 | ns | | t <sub>COMB</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>SU</sub> | 0.4 | | 0.6 | | 0.7 | | ns | | t <sub>H</sub> | 0.5 | | 0.7 | | 0.9 | | ns | | t <sub>PRE</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | t <sub>CLR</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | t <sub>CH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | $t_{CL}$ | 1.5 | | 2.0 | | 2.5 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.7 | | 2.0 | | 2.6 | ns | | $t_{IOC}$ | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>IOCO</sub> | | 1.4 | | 1.6 | | 2.1 | ns | | $t_{IOCOMB}$ | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>IOSU</sub> | 0.8 | | 1.0 | | 1.3 | | ns | | $t_{IOH}$ | 0.7 | | 0.9 | | 1.2 | | ns | | t <sub>IOCLR</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | $t_{OD1}$ | | 3.0 | | 4.2 | | 5.6 | ns | | $t_{OD2}$ | | 3.0 | | 4.2 | | 5.6 | ns | | $t_{OD3}$ | | 4.0 | | 5.5 | | 7.3 | ns | | $t_{XZ}$ | | 3.5 | | 4.6 | | 6.1 | ns | | t <sub>ZX1</sub> | | 3.5 | | 4.6 | | 6.1 | ns | | $t_{ZX2}$ | | 3.5 | - | 4.6 | - | 6.1 | ns | | $t_{ZX3}$ | | 4.5 | - | 5.9 | - | 7.8 | ns | | t <sub>INREG</sub> | | 2.0 | | 2.6 | | 3.5 | ns | | t <sub>IOFD</sub> | | 0.5 | | 0.8 | | 1.2 | ns | | t <sub>INCOMB</sub> | | 0.5 | | 0.8 | | 1.2 | ns | | Table 53. EPF10K130E Device IOE Timing Microparameters Note (1) | | | | | | | | | | |-----------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|--| | Symbol | -1 Spec | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>OD3</sub> | | 4.0 | | 5.6 | | 7.5 | ns | | | | $t_{XZ}$ | | 2.8 | | 4.1 | | 5.5 | ns | | | | $t_{ZX1}$ | | 2.8 | | 4.1 | | 5.5 | ns | | | | $t_{ZX2}$ | | 2.8 | | 4.1 | | 5.5 | ns | | | | $t_{ZX3}$ | | 4.0 | | 5.6 | | 7.5 | ns | | | | t <sub>INREG</sub> | | 2.5 | | 3.0 | | 4.1 | ns | | | | t <sub>IOFD</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | | | t <sub>INCOMB</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | | | Table 54. EPF10 | K130E Devic | e EAB Interna | al Micropara | ameters (Pa | art 1 of 2) | Note (1) | | |------------------------|----------------|---------------|--------------|-------------|-------------|----------|------| | Symbol | -1 Speed Grade | | -2 Spee | ed Grade | -3 Spec | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>EABDATA2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABWE1</sub> | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>EABWE2</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>EABRE1</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>EABRE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>EABSU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | t <sub>EABH</sub> | 0.1 | | 0.2 | | 0.2 | | ns | | t <sub>EABCLR</sub> | 0.3 | | 0.4 | | 0.5 | | ns | | $t_{AA}$ | | 4.0 | | 5.0 | | 6.6 | ns | | $t_{WP}$ | 2.7 | | 3.5 | | 4.7 | | ns | | t <sub>RP</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | t <sub>WDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | $t_{WDH}$ | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>WASU</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | t <sub>WAH</sub> | 1.6 | | 2.1 | | 2.8 | | ns | | t <sub>RASU</sub> | 3.0 | | 3.9 | | 5.2 | | ns | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | $t_{WO}$ | | 1.5 | | 2.0 | | 2.6 | ns | | Table 54. EPF10K130E Device EAB Internal Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | | |------------------------------------------------------------------------------------|---------|-------------------------------------------|-----|-----|-----|---------|------|--|--|--| | Symbol | -1 Spee | -1 Speed Grade -2 Speed Grade -3 Speed Gr | | | | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | $t_{DD}$ | | 1.5 | | 2.0 | | 2.6 | ns | | | | | t <sub>EABOUT</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | | | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | | | | t <sub>EABCL</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | | | Table 55. EPF10K130E Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | | |--------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>EABAA</sub> | | 5.9 | | 7.5 | | 9.9 | ns | | | | t <sub>EABRCOMB</sub> | 5.9 | | 7.5 | | 9.9 | | ns | | | | t <sub>EABRCREG</sub> | 5.1 | | 6.4 | | 8.5 | | ns | | | | t <sub>EABWP</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | | t <sub>EABWCOMB</sub> | 5.9 | | 7.7 | | 10.3 | | ns | | | | t <sub>EABWCREG</sub> | 5.4 | | 7.0 | | 9.4 | | ns | | | | t <sub>EABDD</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | | t <sub>EABDATACO</sub> | | 0.5 | | 0.7 | | 0.8 | ns | | | | t <sub>EABDATASU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | | t <sub>EABDATAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | | t <sub>EABWESU</sub> | 1.1 | | 1.4 | | 1.9 | | ns | | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>EABWDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | | t <sub>EABWDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | | | t <sub>EABWASU</sub> | 4.1 | | 5.1 | | 6.8 | | ns | | | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>EABWO</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | | Symbol | -1 Spee | ed Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | |-----------------------------|---------|----------|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (3) | 2.2 | | 2.4 | | 3.2 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSUBIDIR</sub> (4) | 2.8 | | 3.0 | | - | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCOBIDIR</sub> (3) | 2.0 | 5.0 | 2.0 | 7.0 | 2.0 | 9.2 | ns | | t <sub>XZBIDIR</sub> (3) | | 5.6 | | 8.1 | | 10.8 | ns | | t <sub>ZXBIDIR</sub> (3) | | 5.6 | | 8.1 | | 10.8 | ns | | toutcobidir (4) | 0.5 | 4.0 | 0.5 | 6.0 | - | _ | ns | | t <sub>XZBIDIR</sub> (4) | | 4.6 | | 7.1 | | - | ns | | t <sub>ZXBIDIR</sub> (4) | | 4.6 | | 7.1 | | - | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. Tables 59 through 65 show EPF10K200E device internal and external timing parameters. | Symbol | -1 Spee | ed Grade | -2 Speed Grade | | -3 Spee | ed Grade | Unit | |---------------------|---------|----------|----------------|-----|---------|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>LUT</sub> | | 0.7 | | 0.8 | | 1.2 | ns | | t <sub>CLUT</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.5 | | 0.7 | ns | | $t_{EN}$ | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>CGENR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CASC</sub> | | 0.7 | | 0.8 | | 1.2 | ns | | $t_{C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CO</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>COMB</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | $t_{SU}$ | 0.4 | | 0.6 | | 0.7 | | ns | | Table 59. EPF10K | Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | | |------------------|--------------------------------------------------------------------------------|-----|----------------------------------------|-----|---------|---------|------|--|--|--|--| | Symbol | -1 Speed Grade | | ymbol -1 Speed Grade -2 Speed Grade -3 | | -3 Spee | d Grade | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | $t_H$ | 0.9 | | 1.1 | | 1.5 | | ns | | | | | | t <sub>PRE</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | | | | Table 60. EPF10K200E Device IOE Timing Microparameters Note (1) | | | | | | | | | | |-------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{IOD}$ | | 1.6 | | 1.9 | | 2.6 | ns | | | | $t_{IOC}$ | | 0.3 | | 0.3 | | 0.5 | ns | | | | t <sub>IOCO</sub> | | 1.6 | | 1.9 | | 2.6 | ns | | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | t <sub>IOSU</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | | | t <sub>IOH</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | | | t <sub>OD1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | | | t <sub>OD2</sub> | | 0.1 | | 0.2 | | 0.7 | ns | | | | t <sub>OD3</sub> | | 2.5 | | 3.0 | | 3.9 | ns | | | | $t_{XZ}$ | | 4.4 | | 5.3 | | 7.1 | ns | | | | t <sub>ZX1</sub> | | 4.4 | | 5.3 | | 7.1 | ns | | | | $t_{ZX2}$ | | 3.9 | | 4.8 | | 6.9 | ns | | | | $t_{ZX3}$ | | 6.3 | | 7.6 | | 10.1 | ns | | | | t <sub>INREG</sub> | | 4.8 | | 5.7 | | 7.7 | ns | | | | t <sub>IOFD</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | | | t <sub>INCOMB</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 2.0 | | 2.4 | | 3.2 | ns | | t <sub>EABDATA1</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | EABWE1 | | 1.4 | | 1.7 | | 2.3 | ns | | t <sub>EABWE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABRE1</sub> | | 0 | | 0 | | 0 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>EABBYPASS</sub> | | 0.0 | | 0.1 | | 0.1 | ns | | t <sub>EABSU</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>EABCLR</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | t <sub>AA</sub> | | 3.1 | | 3.7 | | 4.9 | ns | | $t_{WP}$ | 3.3 | | 4.0 | | 5.3 | | ns | | $t_{RP}$ | 0.9 | | 1.1 | | 1.5 | | ns | | twosu | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | <sup>t</sup> wasu | 1.3 | | 1.6 | | 2.1 | | ns | | t <sub>WAH</sub> | 2.1 | | 2.5 | | 3.3 | | ns | | t <sub>RASU</sub> | 2.2 | | 2.6 | | 3.5 | | ns | | $t_{RAH}$ | 0.1 | | 0.1 | | 0.2 | | ns | | <sup>t</sup> wo | | 2.0 | | 2.4 | | 3.2 | ns | | t <sub>DD</sub> | | 2.0 | | 2.4 | | 3.2 | ns | | t <sub>EABOUT</sub> | | 0.0 | | 0.1 | | 0.1 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | EABCL | 3.3 | | 4.0 | | 5.3 | | ns | | Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2) Note (1) | | | | | | | | | | | |------------------------------------------------------------------------------------------------|---------|-------------------------------|-----|----------------|-----|------|----|--|--|--| | Symbol | -1 Spee | -1 Speed Grade -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>EABAA</sub> | | 5.1 | | 6.4 | | 8.4 | ns | | | | | t <sub>EABRCOMB</sub> | 5.1 | | 6.4 | | 8.4 | | ns | | | | | t <sub>EABRCREG</sub> | 4.8 | | 5.7 | | 7.6 | | ns | | | | | t <sub>EABWP</sub> | 3.3 | | 4.0 | | 5.3 | | ns | | | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.4 | | 3.2 | ns | | t <sub>EABDATA2</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>EABWE1</sub> | | 1.0 | | 1.4 | | 1.9 | ns | | t <sub>EABWE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABRE1</sub> | | 0.0 | | 0.0 | | 0.0 | | | t <sub>EABRE2</sub> | | 0.4 | | 0.6 | | 0.8 | | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.8 | | 1.1 | | 1.5 | ns | | t <sub>EABBYPASS</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABSU</sub> | 0.7 | | 1.0 | | 1.3 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.6 | | 0.8 | | ns | | t <sub>EABCLR</sub> | 0.8 | | 1.1 | | 1.5 | | | | $t_{AA}$ | | 2.0 | | 2.8 | | 3.8 | ns | | $t_{WP}$ | 2.0 | | 2.8 | | 3.8 | | ns | | $t_{RP}$ | 1.0 | | 1.4 | | 1.9 | | | | t <sub>WDSU</sub> | 0.5 | | 0.7 | | 0.9 | | ns | | $t_{WDH}$ | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 1.0 | | 1.4 | | 1.9 | | ns | | t <sub>WAH</sub> | 1.5 | | 2.1 | | 2.9 | | ns | | t <sub>RASU</sub> | 1.5 | | 2.1 | | 2.8 | | | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | | | $t_{WO}$ | | 2.1 | | 2.9 | | 4.0 | ns | | $t_{DD}$ | | 2.1 | | 2.9 | | 4.0 | ns | | t <sub>EABOUT</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 1.5 | | 2.0 | | 2.5 | | ns | # Power Consumption The supply power (P) for FLEX 10KE devices can be calculated with the following equation: $$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$ The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current. The I<sub>CCACTIVE</sub> value can be calculated with the following equation: $$I_{CCACTIVE} = K \times f_{\boldsymbol{MAX}} \times N \times \boldsymbol{tog_{LC}} \times \frac{\mu A}{MHz \times LE}$$ Where: **f**<sub>MAX</sub> = Maximum operating frequency in MHz N = Total number of LEs used in the device tog<sub>LC</sub> = Average percent of LEs toggling at each clock (typically 12.5%) K = Constant Table 80 provides the constant (K) values for FLEX 10KE devices. | Table 80. FLEX 10KE K Constant Values | | | | | | |---------------------------------------|---------|--|--|--|--| | Device | K Value | | | | | | EPF10K30E | 4.5 | | | | | | EPF10K50E | 4.8 | | | | | | EPF10K50S | 4.5 | | | | | | EPF10K100E | 4.5 | | | | | | EPF10K130E | 4.6 | | | | | | EPF10K200E | 4.8 | | | | | | EPF10K200S | 4.6 | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions with no output load. The actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.