



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 1248                                                         |
| Number of Logic Elements/Cells | 9984                                                         |
| Total RAM Bits                 | 98304                                                        |
| Number of I/O                  | 470                                                          |
| Number of Gates                | 513000                                                       |
| Voltage - Supply               | 2.3V ~ 2.7V                                                  |
| Mounting Type                  | Through Hole                                                 |
| Operating Temperature          | -40°C ~ 85°C (TA)                                            |
| Package / Case                 | 599-BCPGA                                                    |
| Supplier Device Package        | 599-PGA (62.5x62.5)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k200egi599-3 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Application                                 | Resources Used |      | Performance    |                |                |     |  |
|---------------------------------------------|----------------|------|----------------|----------------|----------------|-----|--|
|                                             | LEs            | EABs | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |     |  |
| 16-bit loadable counter                     | 16             | 0    | 285            | 250            | 200            | MHz |  |
| 16-bit accumulator                          | 16             | 0    | 285            | 250            | 200            | MHz |  |
| 16-to-1 multiplexer (1)                     | 10             | 0    | 3.5            | 4.9            | 7.0            | ns  |  |
| 16-bit multiplier with 3-stage pipeline (2) | 592            | 0    | 156            | 131            | 93             | MHz |  |
| 256 × 16 RAM read cycle speed (2)           | 0              | 1    | 196            | 154            | 118            | MHz |  |
| 256 × 16 RAM write cycle                    | 0              | 1    | 185            | 143            | 106            | MHz |  |

#### Notes:

- (1) This application uses combinatorial inputs and outputs.
- (2) This application uses registered inputs and outputs.

Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$  functions.

| Table 6. FLEX 10KE Performance for Complex Designs          |          |                |                |                |                |  |  |  |  |
|-------------------------------------------------------------|----------|----------------|----------------|----------------|----------------|--|--|--|--|
| Application                                                 | LEs Used | Performance    |                |                |                |  |  |  |  |
|                                                             |          | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |                |  |  |  |  |
| 8-bit, 16-tap parallel finite impulse response (FIR) filter | 597      | 192            | 156            | 116            | MSPS           |  |  |  |  |
| 8-bit, 512-point fast Fourier                               | 1,854    | 23.4           | 28.7           | 38.9           | μ <b>s</b> (1) |  |  |  |  |
| transform (FFT) function                                    |          | 113            | 92             | 68             | MHz            |  |  |  |  |
| a16450 universal asynchronous receiver/transmitter (UART)   | 342      | 36             | 28             | 20.5           | MHz            |  |  |  |  |

#### Note:

(1) These values are for calculation time. Calculation time = number of clocks required /  $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling]

#### Cascade Chain

With the cascade chain, the FLEX 10KE architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. An a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EPF10K50E device, the cascade chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is 0.9 ns; the cascade chain delay is 0.6 ns. With the cascade chain, 2.7 ns are needed to decode a 16-bit address.



Figure 10. FLEX 10KE Cascade Chain Operation

### LE Operating Modes

The FLEX 10KE LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.

#### Clearable Counter Mode

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is ANDed with a synchronous clear signal.

#### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

# Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six modes chosen during design entry:

- Asynchronous clear
- Asynchronous preset
- Asynchronous clear and preset
- Asynchronous load with clear
- Asynchronous load with preset
- Asynchronous load without clear or preset

When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Peripheral<br>Control Signal | EPF10K30E | EPF10K50E<br>EPF10K50S |  |
|------------------------------|-----------|------------------------|--|
| OE0                          | Row A     | Row A                  |  |
| OE1                          | Row B     | Row B                  |  |
| OE2                          | Row C     | Row D                  |  |
| OE3                          | Row D     | Row F                  |  |
| OE4                          | Row E     | Row H                  |  |
| OE5                          | Row F     | Row J                  |  |
| CLKENA0/CLK0/GLOBAL0         | Row A     | Row A                  |  |
| CLKENA1/OE6/GLOBAL1          | Row B     | Row C                  |  |
| CLKENA2/CLR0                 | Row C     | Row E                  |  |
| CLKENA3/OE7/GLOBAL2          | Row D     | Row G                  |  |
| CLKENA4/CLR1                 | Row E     | Row I                  |  |
| CLKENA5/CLK1/GLOBAL3         | Row F     | Row J                  |  |

| Peripheral<br>Control Signal | EPF10K100E | EPF10K130E | EPF10K200E<br>EPF10K200S |  |
|------------------------------|------------|------------|--------------------------|--|
| OE0                          | Row A      | Row C      | Row G                    |  |
| OE1                          | Row C      | Row E      | Row I                    |  |
| OE2                          | Row E      | Row G      | Row K                    |  |
| OE3                          | Row L      | Row N      | Row R                    |  |
| OE4                          | Row I      | Row K      | Row O                    |  |
| OE5                          | Row K      | Row M      | Row Q                    |  |
| CLKENA0/CLK0/GLOBAL0         | Row F      | Row H      | Row L                    |  |
| CLKENA1/OE6/GLOBAL1          | Row D      | Row F      | Row J                    |  |
| CLKENA2/CLR0                 | Row B      | Row D      | Row H                    |  |
| CLKENA3/OE7/GLOBAL2          | Row H      | Row J      | Row N                    |  |
| CLKENA4/CLR1                 | Row J      | Row L      | Row P                    |  |
| CLKENA5/CLK1/GLOBAL3         | Row G      | Row I      | Row M                    |  |

Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code> in Tables 8 and 9. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus, which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

The chip-wide output enable pin is an active-high pin ( $DEV_OE$ ) that can be used to tri-state all pins on the device. This option can be set in the Altera software. On EPF10K50E and EPF10K200E devices, the built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin.

| Symbol                | Parameter                                                               | Condition            | Min | Тур | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| $t_R$                 | Input rise time                                                         |                      |     |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                         |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>   | Input duty cycle                                                        |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1) |                      | 25  |     | 75         | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2) |                      | 16  |     | 37.5       | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user specification in the MAX+PLUS II software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)           |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                      | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                       | generated clock (4)                                                     | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock or<br>ClockBoost-generated clock               |                      | 40  | 50  | 60         | %    |

#### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The  $t_{IITTER}$  specification is measured under long-term observation. The maximum value for  $t_{IITTER}$  is 200 ps if  $t_{INCLKSTB}$  is lower than 50 ps.

# I/O Configuration

This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for FLEX 10KE devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{\rm CCIO}$  to a different voltage than  $V_{\rm CCINT}.$  Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).

Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device.

Dedicated Clock/Input

Interconnect

Logic Embedded Array Block

Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models.



Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols.

| Symbol              | Parameter                                                                                                                            | Condition |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|
| t <sub>LUT</sub>    | LUT delay for data-in                                                                                                                |           |
| t <sub>CLUT</sub>   | LUT delay for carry-in                                                                                                               |           |
| t <sub>RLUT</sub>   | LUT delay for LE register feedback                                                                                                   |           |
| t <sub>PACKED</sub> | Data-in to packed register delay                                                                                                     |           |
| t <sub>EN</sub>     | LE register enable delay                                                                                                             |           |
| t <sub>CICO</sub>   | Carry-in to carry-out delay                                                                                                          |           |
| t <sub>CGEN</sub>   | Data-in to carry-out delay                                                                                                           |           |
| t <sub>CGENR</sub>  | LE register feedback to carry-out delay                                                                                              |           |
| t <sub>CASC</sub>   | Cascade-in to cascade-out delay                                                                                                      |           |
| $t_{C}$             | LE register control signal delay                                                                                                     |           |
| t <sub>CO</sub>     | LE register clock-to-output delay                                                                                                    |           |
| t <sub>COMB</sub>   | Combinatorial delay                                                                                                                  |           |
| t <sub>SU</sub>     | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load |           |
| $t_H$               | LE register hold time for data and enable signals after clock                                                                        |           |
| t <sub>PRE</sub>    | LE register preset delay                                                                                                             |           |

| Table 26. EA           | B Timing Microparameters Note (1)                                      |            |
|------------------------|------------------------------------------------------------------------|------------|
| Symbol                 | Parameter                                                              | Conditions |
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input                   |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                      |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                      |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                         |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                       |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                          |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                               |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                                     |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                                  |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                                   |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                                     |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay                   |            |
| $t_{AA}$               | Address access delay (including the read enable to output delay)       |            |
| $t_{WP}$               | Write pulse width                                                      |            |
| $t_{RP}$               | Read pulse width                                                       |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse                     | (5)        |
| $t_{WDH}$              | Data hold time after falling edge of write pulse                       | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse                   | (5)        |
| $t_{WAH}$              | Address hold time after falling edge of write pulse                    | (5)        |
| t <sub>RASU</sub>      | Address setup time with respect to the falling edge of the read enable |            |
| t <sub>RAH</sub>       | Address hold time with respect to the falling edge of the read enable  |            |
| $t_{WO}$               | Write enable to data output valid delay                                |            |
| $t_{DD}$               | Data-in to data-out valid delay                                        |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                         |            |
| t <sub>EABCH</sub>     | Clock high time                                                        |            |
| t <sub>EABCL</sub>     | Clock low time                                                         |            |

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, or the EAB macroparameters in Tables 26 and 27.

Figure 29. EAB Asynchronous Timing Waveforms

#### **EAB Asynchronous Read**



## **EAB Asynchronous Write**



| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |                | 2.0 |                | 2.3 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.6 |                | 0.7 |                | 0.8 | ns   |
| t <sub>EABWE1</sub>    |                | 1.1 |                | 1.3 |                | 1.4 | ns   |
| t <sub>EABWE2</sub>    |                | 0.4 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABRE1</sub>    |                | 0.8 |                | 0.9 |                | 1.0 | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.3 |                | 0.3 |                | 0.4 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.5 |                | 0.6 |                | 0.7 | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.0            |     | 1.2            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.4            |     | 0.5            |     | ns   |
| t <sub>EABCLR</sub>    | 0.3            |     | 0.3            |     | 0.3            |     | ns   |
| $t_{AA}$               |                | 3.2 |                | 3.8 |                | 4.4 | ns   |
| $t_{WP}$               | 2.5            |     | 2.9            |     | 3.3            |     | ns   |
| $t_{RP}$               | 0.9            |     | 1.1            |     | 1.2            |     | ns   |
| t <sub>WDSU</sub>      | 0.9            |     | 1.0            |     | 1.1            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| t <sub>WASU</sub>      | 1.7            |     | 2.0            |     | 2.3            |     | ns   |
| t <sub>WAH</sub>       | 1.8            |     | 2.1            |     | 2.4            |     | ns   |
| t <sub>RASU</sub>      | 3.1            |     | 3.7            |     | 4.2            |     | ns   |
| t <sub>RAH</sub>       | 0.2            |     | 0.2            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 2.5 |                | 2.9 |                | 3.3 | ns   |
| t <sub>DD</sub>        |                | 2.5 |                | 2.9 |                | 3.3 | ns   |
| t <sub>EABOUT</sub>    |                | 0.5 |                | 0.6 |                | 0.7 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.3            |     | ns   |
| t <sub>EABCL</sub>     | 2.5            |     | 2.9            |     | 3.3            |     | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABWE1</sub>    |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABWE2</sub>    |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABRE1</sub>    |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABRE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>EABSU</sub>     | 0.8            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>EABH</sub>      | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>EABCLR</sub>    | 0.3            |     | 0.4            |     | 0.5            |     | ns   |
| $t_{AA}$               |                | 4.0 |                | 5.1 |                | 6.6 | ns   |
| $t_{WP}$               | 2.7            |     | 3.5            |     | 4.7            |     | ns   |
| $t_{RP}$               | 1.0            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>WDSU</sub>      | 1.0            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>WDH</sub>       | 0.2            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>WASU</sub>      | 1.6            |     | 2.1            |     | 2.8            |     | ns   |
| t <sub>WAH</sub>       | 1.6            |     | 2.1            |     | 2.8            |     | ns   |
| t <sub>RASU</sub>      | 3.0            |     | 3.9            |     | 5.2            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>DD</sub>        |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABOUT</sub>    |                | 0.2 |                | 0.3 |                | 0.3 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 2.7            |     | 3.5            |     | 4.7            |     | ns   |

| Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of 2)         Note (1) |         |                              |     |         |         |         |      |  |  |
|------------------------------------------------------------------------------------------------|---------|------------------------------|-----|---------|---------|---------|------|--|--|
| Symbol                                                                                         | -1 Spee | -1 Speed Grade -2 Speed Grad |     | d Grade | -3 Spee | d Grade | Unit |  |  |
|                                                                                                | Min     | Max                          | Min | Max     | Min     | Max     |      |  |  |
| t <sub>EABAA</sub>                                                                             |         | 5.9                          |     | 7.6     |         | 9.9     | ns   |  |  |
| t <sub>EABRCOMB</sub>                                                                          | 5.9     |                              | 7.6 |         | 9.9     |         | ns   |  |  |
| t <sub>EABRCREG</sub>                                                                          | 5.1     |                              | 6.5 |         | 8.5     |         | ns   |  |  |
| t <sub>EABWP</sub>                                                                             | 2.7     |                              | 3.5 |         | 4.7     |         | ns   |  |  |

| Table 53. EPF10K130E Device IOE Timing Microparameters   Note (1) |                |     |                |     |         |         |      |  |  |
|-------------------------------------------------------------------|----------------|-----|----------------|-----|---------|---------|------|--|--|
| Symbol                                                            | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spec | d Grade | Unit |  |  |
|                                                                   | Min            | Max | Min            | Max | Min     | Max     |      |  |  |
| t <sub>OD3</sub>                                                  |                | 4.0 |                | 5.6 |         | 7.5     | ns   |  |  |
| $t_{XZ}$                                                          |                | 2.8 |                | 4.1 |         | 5.5     | ns   |  |  |
| $t_{ZX1}$                                                         |                | 2.8 |                | 4.1 |         | 5.5     | ns   |  |  |
| $t_{ZX2}$                                                         |                | 2.8 |                | 4.1 |         | 5.5     | ns   |  |  |
| $t_{ZX3}$                                                         |                | 4.0 |                | 5.6 |         | 7.5     | ns   |  |  |
| t <sub>INREG</sub>                                                |                | 2.5 |                | 3.0 |         | 4.1     | ns   |  |  |
| t <sub>IOFD</sub>                                                 |                | 0.4 |                | 0.5 |         | 0.6     | ns   |  |  |
| t <sub>INCOMB</sub>                                               |                | 0.4 |                | 0.5 |         | 0.6     | ns   |  |  |

| Table 54. EPF10K130E Device EAB Internal Microparameters (Part 1 of 2)   Note (1) |                |     |         |                |     |          |      |  |  |  |
|-----------------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|--|--|--|
| Symbol                                                                            | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |  |
|                                                                                   | Min            | Max | Min     | Max            | Min | Max      |      |  |  |  |
| t <sub>EABDATA1</sub>                                                             |                | 1.5 |         | 2.0            |     | 2.6      | ns   |  |  |  |
| t <sub>EABDATA2</sub>                                                             |                | 0.0 |         | 0.0            |     | 0.0      | ns   |  |  |  |
| t <sub>EABWE1</sub>                                                               |                | 1.5 |         | 2.0            |     | 2.6      | ns   |  |  |  |
| t <sub>EABWE2</sub>                                                               |                | 0.3 |         | 0.4            |     | 0.5      | ns   |  |  |  |
| t <sub>EABRE1</sub>                                                               |                | 0.3 |         | 0.4            |     | 0.5      | ns   |  |  |  |
| t <sub>EABRE2</sub>                                                               |                | 0.0 |         | 0.0            |     | 0.0      | ns   |  |  |  |
| t <sub>EABCLK</sub>                                                               |                | 0.0 |         | 0.0            |     | 0.0      | ns   |  |  |  |
| t <sub>EABCO</sub>                                                                |                | 0.3 |         | 0.4            |     | 0.5      | ns   |  |  |  |
| t <sub>EABBYPASS</sub>                                                            |                | 0.1 |         | 0.1            |     | 0.2      | ns   |  |  |  |
| t <sub>EABSU</sub>                                                                | 0.8            |     | 1.0     |                | 1.4 |          | ns   |  |  |  |
| t <sub>EABH</sub>                                                                 | 0.1            |     | 0.2     |                | 0.2 |          | ns   |  |  |  |
| t <sub>EABCLR</sub>                                                               | 0.3            |     | 0.4     |                | 0.5 |          | ns   |  |  |  |
| $t_{AA}$                                                                          |                | 4.0 |         | 5.0            |     | 6.6      | ns   |  |  |  |
| $t_{WP}$                                                                          | 2.7            |     | 3.5     |                | 4.7 |          | ns   |  |  |  |
| t <sub>RP</sub>                                                                   | 1.0            |     | 1.3     |                | 1.7 |          | ns   |  |  |  |
| t <sub>WDSU</sub>                                                                 | 1.0            |     | 1.3     |                | 1.7 |          | ns   |  |  |  |
| $t_{WDH}$                                                                         | 0.2            |     | 0.2     |                | 0.3 |          | ns   |  |  |  |
| t <sub>WASU</sub>                                                                 | 1.6            |     | 2.1     |                | 2.8 |          | ns   |  |  |  |
| t <sub>WAH</sub>                                                                  | 1.6            |     | 2.1     |                | 2.8 |          | ns   |  |  |  |
| t <sub>RASU</sub>                                                                 | 3.0            |     | 3.9     |                | 5.2 |          | ns   |  |  |  |
| t <sub>RAH</sub>                                                                  | 0.1            |     | 0.1     |                | 0.2 |          | ns   |  |  |  |
| $t_{WO}$                                                                          |                | 1.5 |         | 2.0            |     | 2.6      | ns   |  |  |  |

| Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2)   Note (1) |         |         |                |     |                |     |      |  |  |  |  |
|--------------------------------------------------------------------------------|---------|---------|----------------|-----|----------------|-----|------|--|--|--|--|
| Symbol                                                                         | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |  |  |
|                                                                                | Min     | Max     | Min            | Max | Min            | Max |      |  |  |  |  |
| $t_H$                                                                          | 0.9     |         | 1.1            |     | 1.5            |     | ns   |  |  |  |  |
| t <sub>PRE</sub>                                                               |         | 0.5     |                | 0.6 |                | 0.8 | ns   |  |  |  |  |
| t <sub>CLR</sub>                                                               |         | 0.5     |                | 0.6 |                | 0.8 | ns   |  |  |  |  |
| t <sub>CH</sub>                                                                | 2.0     |         | 2.5            |     | 3.0            |     | ns   |  |  |  |  |
| $t_{CL}$                                                                       | 2.0     |         | 2.5            |     | 3.0            |     | ns   |  |  |  |  |

| Table 60. EPF10K200E Device IOE Timing Microparameters Note (1) |                |     |         |                |     |          |      |  |  |
|-----------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|--|--|
| Symbol                                                          | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                 | Min            | Max | Min     | Max            | Min | Max      |      |  |  |
| $t_{IOD}$                                                       |                | 1.6 |         | 1.9            |     | 2.6      | ns   |  |  |
| $t_{IOC}$                                                       |                | 0.3 |         | 0.3            |     | 0.5      | ns   |  |  |
| t <sub>IOCO</sub>                                               |                | 1.6 |         | 1.9            |     | 2.6      | ns   |  |  |
| t <sub>IOCOMB</sub>                                             |                | 0.5 |         | 0.6            |     | 0.8      | ns   |  |  |
| t <sub>IOSU</sub>                                               | 0.8            |     | 0.9     |                | 1.2 |          | ns   |  |  |
| t <sub>IOH</sub>                                                | 0.7            |     | 0.8     |                | 1.1 |          | ns   |  |  |
| t <sub>IOCLR</sub>                                              |                | 0.2 |         | 0.2            |     | 0.3      | ns   |  |  |
| t <sub>OD1</sub>                                                |                | 0.6 |         | 0.7            |     | 0.9      | ns   |  |  |
| t <sub>OD2</sub>                                                |                | 0.1 |         | 0.2            |     | 0.7      | ns   |  |  |
| t <sub>OD3</sub>                                                |                | 2.5 |         | 3.0            |     | 3.9      | ns   |  |  |
| $t_{XZ}$                                                        |                | 4.4 |         | 5.3            |     | 7.1      | ns   |  |  |
| t <sub>ZX1</sub>                                                |                | 4.4 |         | 5.3            |     | 7.1      | ns   |  |  |
| $t_{ZX2}$                                                       |                | 3.9 |         | 4.8            |     | 6.9      | ns   |  |  |
| $t_{ZX3}$                                                       |                | 6.3 |         | 7.6            |     | 10.1     | ns   |  |  |
| t <sub>INREG</sub>                                              |                | 4.8 |         | 5.7            |     | 7.7      | ns   |  |  |
| t <sub>IOFD</sub>                                               |                | 1.5 |         | 1.8            |     | 2.4      | ns   |  |  |
| t <sub>INCOMB</sub>                                             |                | 1.5 |         | 1.8            |     | 2.4      | ns   |  |  |

| Symbol                 | -1 Speed Grade |     | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|------------------------|----------------|-----|---------|---------|---------|---------|------|
|                        | Min            | Max | Min     | Max     | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |                | 2.0 |         | 2.4     |         | 3.2     | ns   |
| t <sub>EABDATA1</sub>  |                | 0.4 |         | 0.5     |         | 0.6     | ns   |
| EABWE1                 |                | 1.4 |         | 1.7     |         | 2.3     | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |         | 0.0     |         | 0.0     | ns   |
| t <sub>EABRE1</sub>    |                | 0   |         | 0       |         | 0       | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |         | 0.5     |         | 0.6     | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |         | 0.0     |         | 0.0     | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |         | 0.9     |         | 1.2     | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |         | 0.1     |         | 0.1     | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.1     |         | 1.5     |         | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.5     |         | 0.6     |         | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 0.9     |         | 1.2     |         | ns   |
| t <sub>AA</sub>        |                | 3.1 |         | 3.7     |         | 4.9     | ns   |
| $t_{WP}$               | 3.3            |     | 4.0     |         | 5.3     |         | ns   |
| t <sub>RP</sub>        | 0.9            |     | 1.1     |         | 1.5     |         | ns   |
| twosu                  | 0.9            |     | 1.1     |         | 1.5     |         | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1     |         | 0.1     |         | ns   |
| <sup>t</sup> wasu      | 1.3            |     | 1.6     |         | 2.1     |         | ns   |
| t <sub>WAH</sub>       | 2.1            |     | 2.5     |         | 3.3     |         | ns   |
| t <sub>RASU</sub>      | 2.2            |     | 2.6     |         | 3.5     |         | ns   |
| $t_{RAH}$              | 0.1            |     | 0.1     |         | 0.2     |         | ns   |
| t <sub>wo</sub>        |                | 2.0 |         | 2.4     |         | 3.2     | ns   |
| $t_{DD}$               |                | 2.0 |         | 2.4     |         | 3.2     | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |         | 0.1     |         | 0.1     | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0     |         | 2.5     |         | ns   |
| EABCL                  | 3.3            |     | 4.0     |         | 5.3     |         | ns   |

| Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2) Note (1) |         |                        |     |         |         |      |    |  |  |  |
|----------------------------------------------------------------------------------------|---------|------------------------|-----|---------|---------|------|----|--|--|--|
| Symbol                                                                                 | -1 Spee | d Grade -2 Speed Grade |     | -3 Spee | d Grade | Unit |    |  |  |  |
|                                                                                        | Min     | Max                    | Min | Max     | Min     | Max  |    |  |  |  |
| t <sub>EABAA</sub>                                                                     |         | 5.1                    |     | 6.4     |         | 8.4  | ns |  |  |  |
| t <sub>EABRCOMB</sub>                                                                  | 5.1     |                        | 6.4 |         | 8.4     |      | ns |  |  |  |
| t <sub>EABRCREG</sub>                                                                  | 4.8     |                        | 5.7 |         | 7.6     |      | ns |  |  |  |
| t <sub>EABWP</sub>                                                                     | 3.3     |                        | 4.0 |         | 5.3     |      | ns |  |  |  |

| Table 64. EPF10K200E External Timing Parameters Notes (1), (2) |         |                |     |                |     |         |      |  |  |  |  |
|----------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|--|--|--|
| Symbol                                                         | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | d Grade | Unit |  |  |  |  |
|                                                                | Min     | Max            | Min | Max            | Min | Max     |      |  |  |  |  |
| t <sub>DRR</sub>                                               |         | 10.0           |     | 12.0           |     | 16.0    | ns   |  |  |  |  |
| t <sub>INSU</sub>                                              | 2.8     |                | 3.4 |                | 4.4 |         | ns   |  |  |  |  |
| t <sub>INH</sub>                                               | 0.0     |                | 0.0 |                | 0.0 |         | ns   |  |  |  |  |
| t <sub>OUTCO</sub>                                             | 2.0     | 4.5            | 2.0 | 5.3            | 2.0 | 7.8     | ns   |  |  |  |  |
| t <sub>PCISU</sub>                                             | 3.0     |                | 6.2 |                | -   |         | ns   |  |  |  |  |
| t <sub>PCIH</sub>                                              | 0.0     |                | 0.0 |                | -   |         | ns   |  |  |  |  |
| t <sub>PCICO</sub>                                             | 2.0     | 6.0            | 2.0 | 8.9            | -   | -       | ns   |  |  |  |  |

| Table 65. EPF10K200E External Bidirectional Timing Parameters    Notes (1), (2) |         |         |         |                |     |         |      |  |  |  |  |
|---------------------------------------------------------------------------------|---------|---------|---------|----------------|-----|---------|------|--|--|--|--|
| Symbol                                                                          | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |  |  |  |
|                                                                                 | Min     | Max     | Min     | Max            | Min | Max     |      |  |  |  |  |
| t <sub>INSUBIDIR</sub>                                                          | 3.0     |         | 4.0     |                | 5.5 |         | ns   |  |  |  |  |
| t <sub>INHBIDIR</sub>                                                           | 0.0     |         | 0.0     |                | 0.0 |         | ns   |  |  |  |  |
| t <sub>OUTCOBIDIR</sub>                                                         | 2.0     | 4.5     | 2.0     | 5.3            | 2.0 | 7.8     | ns   |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                            |         | 8.1     |         | 9.5            |     | 13.0    | ns   |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                            |         | 8.1     |         | 9.5            |     | 13.0    | ns   |  |  |  |  |

#### Notes to tables:

- (1) All timing parameters are described in Tables 24 through 30 in this data sheet.
- (2) These parameters are specified by characterization.

Tables 66 through 79 show EPF10K50S and EPF10K200S device external timing parameters.

| Table 66. EPF10K50S Device LE Timing Microparameters (Part 1 of 2) Note (1) |                |     |         |                |     |         |      |  |  |  |  |
|-----------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|---------|------|--|--|--|--|
| Symbol                                                                      | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |  |  |  |
|                                                                             | Min            | Max | Min     | Max            | Min | Max     |      |  |  |  |  |
| $t_{LUT}$                                                                   |                | 0.6 |         | 0.8            |     | 1.1     | ns   |  |  |  |  |
| t <sub>CLUT</sub>                                                           |                | 0.5 |         | 0.6            |     | 0.8     | ns   |  |  |  |  |
| t <sub>RLUT</sub>                                                           |                | 0.6 |         | 0.7            |     | 0.9     | ns   |  |  |  |  |
| t <sub>PACKED</sub>                                                         |                | 0.2 |         | 0.3            |     | 0.4     | ns   |  |  |  |  |
| $t_{EN}$                                                                    |                | 0.6 |         | 0.7            |     | 0.9     | ns   |  |  |  |  |
| t <sub>CICO</sub>                                                           |                | 0.1 |         | 0.1            |     | 0.1     | ns   |  |  |  |  |
| t <sub>CGEN</sub>                                                           |                | 0.4 |         | 0.5            |     | 0.6     | ns   |  |  |  |  |

| Table 69. EPF10K50S Device EAB Internal Timing Macroparameters Note (1) |                |     |                |     |                |     |      |  |  |
|-------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                         | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>EABAA</sub>                                                      |                | 3.7 |                | 5.2 |                | 7.0 | ns   |  |  |
| t <sub>EABRCCOMB</sub>                                                  | 3.7            |     | 5.2            |     | 7.0            |     | ns   |  |  |
| t <sub>EABRCREG</sub>                                                   | 3.5            |     | 4.9            |     | 6.6            |     | ns   |  |  |
| t <sub>EABWP</sub>                                                      | 2.0            |     | 2.8            |     | 3.8            |     | ns   |  |  |
| t <sub>EABWCCOMB</sub>                                                  | 4.5            |     | 6.3            |     | 8.6            |     | ns   |  |  |
| t <sub>EABWCREG</sub>                                                   | 5.6            |     | 7.8            |     | 10.6           |     | ns   |  |  |
| t <sub>EABDD</sub>                                                      |                | 3.8 |                | 5.3 |                | 7.2 | ns   |  |  |
| t <sub>EABDATACO</sub>                                                  |                | 0.8 |                | 1.1 |                | 1.5 | ns   |  |  |
| t <sub>EABDATASU</sub>                                                  | 1.1            |     | 1.6            |     | 2.1            |     | ns   |  |  |
| t <sub>EABDATAH</sub>                                                   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWESU</sub>                                                    | 0.7            |     | 1.0            |     | 1.3            |     | ns   |  |  |
| t <sub>EABWEH</sub>                                                     | 0.4            |     | 0.6            |     | 0.8            |     | ns   |  |  |
| t <sub>EABWDSU</sub>                                                    | 1.2            |     | 1.7            |     | 2.2            |     | ns   |  |  |
| t <sub>EABWDH</sub>                                                     | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWASU</sub>                                                    | 1.6            |     | 2.3            |     | 3.0            |     | ns   |  |  |
| t <sub>EABWAH</sub>                                                     | 0.9            |     | 1.2            |     | 1.8            |     | ns   |  |  |
| t <sub>EABWO</sub>                                                      |                | 3.1 |                | 4.3 |                | 5.9 | ns   |  |  |

| Table 70. EPF10K50S Device Interconnect Timing Microparameters Note (1) |                |     |                |     |                |     |      |  |  |
|-------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                         | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>DIN2IOE</sub>                                                    |                | 3.1 |                | 3.7 |                | 4.6 | ns   |  |  |
| t <sub>DIN2LE</sub>                                                     |                | 1.7 |                | 2.1 |                | 2.7 | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                   |                | 2.7 |                | 3.1 |                | 5.1 | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                   |                | 1.6 |                | 1.9 |                | 2.6 | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                    |                | 1.7 |                | 2.1 |                | 2.7 | ns   |  |  |
| t <sub>SAMELAB</sub>                                                    |                | 0.1 |                | 0.1 |                | 0.2 | ns   |  |  |
| t <sub>SAMEROW</sub>                                                    |                | 1.5 |                | 1.7 |                | 2.4 | ns   |  |  |
| t <sub>SAME</sub> COLUMN                                                |                | 1.0 |                | 1.3 |                | 2.1 | ns   |  |  |
| t <sub>DIFFROW</sub>                                                    |                | 2.5 |                | 3.0 |                | 4.5 | ns   |  |  |
| t <sub>TWOROWS</sub>                                                    |                | 4.0 |                | 4.7 |                | 6.9 | ns   |  |  |
| t <sub>LEPERIPH</sub>                                                   |                | 2.6 |                | 2.9 |                | 3.4 | ns   |  |  |
| t <sub>LABCARRY</sub>                                                   |                | 0.1 |                | 0.2 |                | 0.2 | ns   |  |  |
| t <sub>LABCASC</sub>                                                    |                | 8.0 |                | 1.0 |                | 1.3 | ns   |  |  |

| Table 73. EPF10I    | K200S Devic | e Internal &   | External Tii | ming Parame    | eters N | ote (1)  |      |
|---------------------|-------------|----------------|--------------|----------------|---------|----------|------|
| Symbol              | -1 Spec     | -1 Speed Grade |              | -2 Speed Grade |         | ed Grade | Unit |
|                     | Min         | Max            | Min          | Max            | Min     | Max      |      |
| $t_{LUT}$           |             | 0.7            |              | 0.8            |         | 1.2      | ns   |
| t <sub>CLUT</sub>   |             | 0.4            |              | 0.5            |         | 0.6      | ns   |
| $t_{RLUT}$          |             | 0.5            |              | 0.7            |         | 0.9      | ns   |
| t <sub>PACKED</sub> |             | 0.4            |              | 0.5            |         | 0.7      | ns   |
| $t_{EN}$            |             | 0.6            |              | 0.5            |         | 0.6      | ns   |
| $t_{CICO}$          |             | 0.1            |              | 0.2            |         | 0.3      | ns   |
| t <sub>CGEN</sub>   |             | 0.3            |              | 0.4            |         | 0.6      | ns   |
| t <sub>CGENR</sub>  |             | 0.1            |              | 0.2            |         | 0.3      | ns   |
| $t_{CASC}$          |             | 0.7            |              | 0.8            |         | 1.2      | ns   |
| $t_{\mathbb{C}}$    |             | 0.5            |              | 0.6            |         | 0.8      | ns   |
| $t_{\rm CO}$        |             | 0.5            |              | 0.6            |         | 0.8      | ns   |
| t <sub>COMB</sub>   |             | 0.3            |              | 0.6            |         | 0.8      | ns   |
| $t_{SU}$            | 0.4         |                | 0.6          |                | 0.7     |          | ns   |
| t <sub>H</sub>      | 1.0         |                | 1.1          |                | 1.5     |          | ns   |
| t <sub>PRE</sub>    |             | 0.4            |              | 0.6            |         | 0.8      | ns   |
| $t_{CLR}$           |             | 0.5            |              | 0.6            |         | 0.8      | ns   |
| t <sub>CH</sub>     | 2.0         |                | 2.5          |                | 3.0     |          | ns   |
| $t_{CL}$            | 2.0         |                | 2.5          |                | 3.0     |          | ns   |

| Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2) Note (1) |         |          |         |                |     |          |      |  |  |  |
|-------------------------------------------------------------------------------|---------|----------|---------|----------------|-----|----------|------|--|--|--|
| Symbol                                                                        | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |  |
|                                                                               | Min     | Max      | Min     | Max            | Min | Max      |      |  |  |  |
| $t_{IOD}$                                                                     |         | 1.8      |         | 1.9            |     | 2.6      | ns   |  |  |  |
| t <sub>IOC</sub>                                                              |         | 0.3      |         | 0.3            |     | 0.5      | ns   |  |  |  |
| t <sub>IOCO</sub>                                                             |         | 1.7      |         | 1.9            |     | 2.6      | ns   |  |  |  |
| t <sub>IOCOMB</sub>                                                           |         | 0.5      |         | 0.6            |     | 0.8      | ns   |  |  |  |
| t <sub>IOSU</sub>                                                             | 0.8     |          | 0.9     |                | 1.2 |          | ns   |  |  |  |
| t <sub>IOH</sub>                                                              | 0.4     |          | 0.8     |                | 1.1 |          | ns   |  |  |  |
| t <sub>IOCLR</sub>                                                            |         | 0.2      |         | 0.2            |     | 0.3      | ns   |  |  |  |
| t <sub>OD1</sub>                                                              |         | 1.3      |         | 0.7            |     | 0.9      | ns   |  |  |  |
| t <sub>OD2</sub>                                                              |         | 0.8      |         | 0.2            |     | 0.4      | ns   |  |  |  |
| t <sub>OD3</sub>                                                              |         | 2.9      |         | 3.0            |     | 3.9      | ns   |  |  |  |
| $t_{XZ}$                                                                      |         | 5.0      |         | 5.3            |     | 7.1      | ns   |  |  |  |
| t <sub>ZX1</sub>                                                              |         | 5.0      |         | 5.3            |     | 7.1      | ns   |  |  |  |

Additionally, the Altera software offers several features that help plan for future device migration by preventing the use of conflicting I/O pins.

| Table 81. I/O Counts for FLEX 10KA & FLEX 10KE Devices |           |                |           |
|--------------------------------------------------------|-----------|----------------|-----------|
| FLEX 10KA                                              |           | FLEX 10KE      |           |
| Device                                                 | I/O Count | Device         | I/O Count |
| EPF10K30AF256                                          | 191       | EPF10K30EF256  | 176       |
| EPF10K30AF484                                          | 246       | EPF10K30EF484  | 220       |
| EPF10K50VB356                                          | 274       | EPF10K50SB356  | 220       |
| EPF10K50VF484                                          | 291       | EPF10K50EF484  | 254       |
| EPF10K50VF484                                          | 291       | EPF10K50SF484  | 254       |
| EPF10K100AF484                                         | 369       | EPF10K100EF484 | 338       |

# **Configuration Schemes**

The configuration data for a FLEX 10KE device can be loaded with one of five configuration schemes (see Table 82), chosen on the basis of the target application. An EPC1, EPC2, or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a FLEX 10KE device, allowing automatic configuration on system power-up.

Multiple FLEX 10KE devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional FLEX 10K, FLEX 10KA, FLEX 10KE, and FLEX 6000 devices can be configured in the same serial chain.

| Table 82. Data Sources for FLEX 10KE Configuration |                                                                                                  |  |  |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| Configuration Scheme                               | Data Source                                                                                      |  |  |
| Configuration device                               | EPC1, EPC2, or EPC16 configuration device                                                        |  |  |
| Passive serial (PS)                                | BitBlaster, ByteBlasterMV, or MasterBlaster download cables, or serial data source               |  |  |
| Passive parallel asynchronous (PPA)                | Parallel data source                                                                             |  |  |
| Passive parallel synchronous (PPS)                 | Parallel data source                                                                             |  |  |
| JTAG                                               | BitBlaster or ByteBlasterMV download cables, or microprocessor with a Jam STAPL file or JBC file |  |  |