# E·XF

### Intel - EPF10K200SBC356-3 Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 1248                                                         |
| Number of Logic Elements/Cells | 9984                                                         |
| Total RAM Bits                 | 98304                                                        |
| Number of I/O                  | 274                                                          |
| Number of Gates                | 513000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 356-LBGA                                                     |
| Supplier Device Package        | 356-BGA (35x35)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k200sbc356-3 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging.

Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and datatransformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device.

FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation.

FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device.

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).

EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

### Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7).



### Figure 11. FLEX 10KE LE Operating Modes









### **Clearable Counter Mode**



For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the fulllength channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect routing structure resources available in each FLEX 10KE device.

| Table 7. FLEX 10KE FastTrack Interconnect Resources |      |                     |         |                        |
|-----------------------------------------------------|------|---------------------|---------|------------------------|
| Device                                              | Rows | Channels per<br>Row | Columns | Channels per<br>Column |
| EPF10K30E                                           | 6    | 216                 | 36      | 24                     |
| EPF10K50E<br>EPF10K50S                              | 10   | 216                 | 36      | 24                     |
| EPF10K100E                                          | 12   | 312                 | 52      | 24                     |
| EPF10K130E                                          | 16   | 312                 | 52      | 32                     |
| EPF10K200E<br>EPF10K200S                            | 24   | 312                 | 52      | 48                     |

In addition to general-purpose I/O pins, FLEX 10KE devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3. Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively.

| Table 12. ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices |                                                                               |                      |     |     |            |      |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| Symbol                                                                 | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |
| t <sub>R</sub>                                                         | Input rise time                                                               |                      |     |     | 5          | ns   |
| t <sub>F</sub>                                                         | Input fall time                                                               |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>                                                    | Input duty cycle                                                              |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>                                                      | Input clock frequency (ClockBoost clock multiplication factor equals 1)       |                      | 25  |     | 180        | MHz  |
| f <sub>CLK2</sub>                                                      | Input clock frequency (ClockBoost clock multiplication factor equals 2)       |                      | 16  |     | 90         | MHz  |
| f <sub>CLKDEV</sub>                                                    | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub>                                                  | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>                                                      | Time required for ClockLock or ClockBoost to acquire lock (3)                 |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>                                                    | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                                                                        | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| t <sub>OUTDUTY</sub>                                                   | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>™</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15.

| Table 15. FLEX 10KE JTAG Instructions |                                                                                                                                                                                                                                        |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| JTAG Instruction                      | Description                                                                                                                                                                                                                            |  |  |
| SAMPLE/PRELOAD                        | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.                                                       |  |  |
| EXTEST                                | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                 |  |  |
| BYPASS                                | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                           |  |  |
| USERCODE                              | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                         |  |  |
| IDCODE                                | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                  |  |  |
| ICR Instructions                      | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File ( <b>.jam</b> ) or Jam Byte-Code File ( <b>.jbc</b> ) via an embedded processor. |  |  |

The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices.

| Table 16. FLEX 10KE Boundary-Scan Register Length |                               |  |  |
|---------------------------------------------------|-------------------------------|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |
| EPF10K30E                                         | 690                           |  |  |
| EPF10K50E                                         | 798                           |  |  |
| EPF10K50S                                         |                               |  |  |
| EPF10K100E                                        | 1,050                         |  |  |
| EPF10K130E                                        | 1,308                         |  |  |
| EPF10K200E                                        | 1,446                         |  |  |
| EPF10K200S                                        |                               |  |  |

| Table 17. 32-Bit IDCODE for FLEX 10KE Devices   Note (1) |                     |                       |                                      |                         |  |  |
|----------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|
| Device                                                   |                     | IDCODE (32 Bits)      |                                      |                         |  |  |
|                                                          | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |
| EPF10K30E                                                | 0001                | 0001 0000 0011 0000   | 00001101110                          | 1                       |  |  |
| EPF10K50E<br>EPF10K50S                                   | 0001                | 0001 0000 0101 0000   | 00001101110                          | 1                       |  |  |
| EPF10K100E                                               | 0010                | 0000 0001 0000 0000   | 00001101110                          | 1                       |  |  |
| EPF10K130E                                               | 0001                | 0000 0001 0011 0000   | 00001101110                          | 1                       |  |  |
| EPF10K200E<br>EPF10K200S                                 | 0001                | 0000 0010 0000 0000   | 00001101110                          | 1                       |  |  |

### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

| Table 20. 2.5-V EPF10K50E & EPF10K200E Device Recommended Operating Conditions |                                                        |                    |             |                   |      |
|--------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|-------------|-------------------|------|
| Symbol                                                                         | Parameter                                              | Conditions         | Min         | Max               | Unit |
| V <sub>CCINT</sub>                                                             | Supply voltage for internal logic<br>and input buffers | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |
| V <sub>CCIO</sub>                                                              | Supply voltage for output buffers, 3.3-V operation     | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |
|                                                                                | Supply voltage for output buffers, 2.5-V operation     | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |
| VI                                                                             | Input voltage                                          | (5)                | -0.5        | 5.75              | V    |
| Vo                                                                             | Output voltage                                         |                    | 0           | V <sub>CCIO</sub> | V    |
| Τ <sub>A</sub>                                                                 | Ambient temperature                                    | For commercial use | 0           | 70                | °C   |
|                                                                                |                                                        | For industrial use | -40         | 85                | °C   |
| TJ                                                                             | Operating temperature                                  | For commercial use | 0           | 85                | °C   |
|                                                                                |                                                        | For industrial use | -40         | 100               | °C   |
| t <sub>R</sub>                                                                 | Input rise time                                        |                    |             | 40                | ns   |
| t <sub>F</sub>                                                                 | Input fall time                                        |                    |             | 40                | ns   |

# *Table 21. 2.5-V EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E & EPF10K200S Device Recommended Operating Conditions*

| Symbol             | Parameter                                              | Conditions         | Min              | Max               | Unit |
|--------------------|--------------------------------------------------------|--------------------|------------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation     | (3), (4)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation     | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| VI                 | Input voltage                                          | (5)                | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                         |                    | 0                | V <sub>CCIO</sub> | V    |
| Τ <sub>A</sub>     | Ambient temperature                                    | For commercial use | 0                | 70                | °C   |
|                    |                                                        | For industrial use | -40              | 85                | °C   |
| Τ <sub>J</sub>     | Operating temperature                                  | For commercial use | 0                | 85                | °C   |
|                    |                                                        | For industrial use | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                        |                    |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                        |                    |                  | 40                | ns   |





### Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1)

#### Note:

(1) These are transient (AC) currents.

### **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay (*t*<sub>CO</sub>)
- Interconnect delay (t<sub>SAMEROW</sub>)
- **LE** look-up table delay  $(t_{LUT})$
- **LE** register setup time  $(t_{SU})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

Figure 25. FLEX 10KE Device LE Timing Model





Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols.

| Table 24. LE Timing Microparameters (Part 1 of 2)   Note (1) |                                                                              |           |  |
|--------------------------------------------------------------|------------------------------------------------------------------------------|-----------|--|
| Symbol                                                       | Parameter                                                                    | Condition |  |
| t <sub>LUT</sub>                                             | LUT delay for data-in                                                        |           |  |
| t <sub>CLUT</sub>                                            | LUT delay for carry-in                                                       |           |  |
| t <sub>RLUT</sub>                                            | LUT delay for LE register feedback                                           |           |  |
| t <sub>PACKED</sub>                                          | Data-in to packed register delay                                             |           |  |
| t <sub>EN</sub>                                              | LE register enable delay                                                     |           |  |
| t <sub>CICO</sub>                                            | Carry-in to carry-out delay                                                  |           |  |
| t <sub>CGEN</sub>                                            | Data-in to carry-out delay                                                   |           |  |
| t <sub>CGENR</sub>                                           | LE register feedback to carry-out delay                                      |           |  |
| t <sub>CASC</sub>                                            | Cascade-in to cascade-out delay                                              |           |  |
| t <sub>C</sub>                                               | LE register control signal delay                                             |           |  |
| t <sub>CO</sub>                                              | LE register clock-to-output delay                                            |           |  |
| t <sub>COMB</sub>                                            | Combinatorial delay                                                          |           |  |
| t <sub>SU</sub>                                              | LE register setup time for data and enable signals before clock; LE register |           |  |
|                                                              | recovery time after asynchronous clear, preset, or load                      |           |  |
| t <sub>H</sub>                                               | LE register hold time for data and enable signals after clock                |           |  |
| t <sub>PRE</sub>                                             | LE register preset delay                                                     |           |  |

### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 28. Interconnect Timing Microparameters Note (1) |                                                                                                                      |            |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|
| Symbol                                                 | Parameter                                                                                                            | Conditions |  |
| t <sub>DIN2IOE</sub>                                   | Delay from dedicated input pin to IOE control input                                                                  | (7)        |  |
| t <sub>DIN2LE</sub>                                    | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |  |
| t <sub>DCLK2IOE</sub>                                  | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |  |
| t <sub>DCLK2LE</sub>                                   | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |  |
| t <sub>DIN2DATA</sub>                                  | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |  |
| t <sub>SAMELAB</sub>                                   | Routing delay for an LE driving another LE in the same LAB                                                           |            |  |
| t <sub>SAMEROW</sub>                                   | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |  |
| t <sub>SAMECOLUMN</sub>                                | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |  |
| t <sub>DIFFROW</sub>                                   | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |  |
| t <sub>TWOROWS</sub>                                   | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |  |
| t <sub>LEPERIPH</sub>                                  | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |  |
| t <sub>LABCARRY</sub>                                  | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |  |
| t <sub>LABCASC</sub>                                   | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |

| Table 29. External Timing Parameters |                                                                                                |            |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |
| tоитсо                               | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 2 of 2)   Note (1) |         |         |         |                |     |          |      |  |  |
|-------------------------------------------------------------------------------|---------|---------|---------|----------------|-----|----------|------|--|--|
| Symbol                                                                        | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                               | Min     | Max     | Min     | Max            | Min | Max      |      |  |  |
| t <sub>CGENR</sub>                                                            |         | 0.1     |         | 0.1            |     | 0.2      | ns   |  |  |
| t <sub>CASC</sub>                                                             |         | 0.6     |         | 0.8            |     | 1.0      | ns   |  |  |
| t <sub>C</sub>                                                                |         | 0.0     |         | 0.0            |     | 0.0      | ns   |  |  |
| t <sub>CO</sub>                                                               |         | 0.3     |         | 0.4            |     | 0.5      | ns   |  |  |
| t <sub>COMB</sub>                                                             |         | 0.4     |         | 0.4            |     | 0.6      | ns   |  |  |
| t <sub>SU</sub>                                                               | 0.4     |         | 0.6     |                | 0.6 |          | ns   |  |  |
| t <sub>H</sub>                                                                | 0.7     |         | 1.0     |                | 1.3 |          | ns   |  |  |
| t <sub>PRE</sub>                                                              |         | 0.8     |         | 0.9            |     | 1.2      | ns   |  |  |
| t <sub>CLR</sub>                                                              |         | 0.8     |         | 0.9            |     | 1.2      | ns   |  |  |
| t <sub>CH</sub>                                                               | 2.0     |         | 2.5     |                | 2.5 |          | ns   |  |  |
| t <sub>CL</sub>                                                               | 2.0     |         | 2.5     |                | 2.5 |          | ns   |  |  |

| Table 32. EPF10K30E Device IOE Timing Microparameters   Note (1) |         |          |         |                |     |          |      |  |  |
|------------------------------------------------------------------|---------|----------|---------|----------------|-----|----------|------|--|--|
| Symbol                                                           | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                  | Min     | Max      | Min     | Max            | Min | Мах      |      |  |  |
| t <sub>IOD</sub>                                                 |         | 2.4      |         | 2.8            |     | 3.8      | ns   |  |  |
| t <sub>IOC</sub>                                                 |         | 0.3      |         | 0.4            |     | 0.5      | ns   |  |  |
| t <sub>IOCO</sub>                                                |         | 1.0      |         | 1.1            |     | 1.6      | ns   |  |  |
| t <sub>IOCOMB</sub>                                              |         | 0.0      |         | 0.0            |     | 0.0      | ns   |  |  |
| t <sub>IOSU</sub>                                                | 1.2     |          | 1.4     |                | 1.9 |          | ns   |  |  |
| t <sub>IOH</sub>                                                 | 0.3     |          | 0.4     |                | 0.5 |          | ns   |  |  |
| t <sub>IOCLR</sub>                                               |         | 1.0      |         | 1.1            |     | 1.6      | ns   |  |  |
| t <sub>OD1</sub>                                                 |         | 1.9      |         | 2.3            |     | 3.0      | ns   |  |  |
| t <sub>OD2</sub>                                                 |         | 1.4      |         | 1.8            |     | 2.5      | ns   |  |  |
| t <sub>OD3</sub>                                                 |         | 4.4      |         | 5.2            |     | 7.0      | ns   |  |  |
| t <sub>XZ</sub>                                                  |         | 2.7      |         | 3.1            |     | 4.3      | ns   |  |  |
| t <sub>ZX1</sub>                                                 |         | 2.7      |         | 3.1            |     | 4.3      | ns   |  |  |
| t <sub>ZX2</sub>                                                 |         | 2.2      |         | 2.6            |     | 3.8      | ns   |  |  |
| t <sub>ZX3</sub>                                                 |         | 5.2      |         | 6.0            |     | 8.3      | ns   |  |  |
| t <sub>INREG</sub>                                               |         | 3.4      |         | 4.1            |     | 5.5      | ns   |  |  |
| t <sub>IOFD</sub>                                                |         | 0.8      |         | 1.3            |     | 2.4      | ns   |  |  |
| t <sub>INCOMB</sub>                                              |         | 0.8      |         | 1.3            |     | 2.4      | ns   |  |  |

| FLEX 10KE Embedded Programmable | e Logic Devices | Data Sheet |
|---------------------------------|-----------------|------------|
|---------------------------------|-----------------|------------|

| Table 41. EPF10K50E Device EAB Internal Timing Macroparameters   Note (1) |         |         |                |     |                |      |      |  |  |
|---------------------------------------------------------------------------|---------|---------|----------------|-----|----------------|------|------|--|--|
| Symbol                                                                    | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |  |
|                                                                           | Min     | Max     | Min            | Max | Min            | Max  |      |  |  |
| t <sub>EABAA</sub>                                                        |         | 6.4     |                | 7.6 |                | 10.2 | ns   |  |  |
| t <sub>EABRCOMB</sub>                                                     | 6.4     |         | 7.6            |     | 10.2           |      | ns   |  |  |
| t <sub>EABRCREG</sub>                                                     | 4.4     |         | 5.1            |     | 7.0            |      | ns   |  |  |
| t <sub>EABWP</sub>                                                        | 2.5     |         | 2.9            |     | 3.9            |      | ns   |  |  |
| t <sub>EABWCOMB</sub>                                                     | 6.0     |         | 7.0            |     | 9.5            |      | ns   |  |  |
| t <sub>EABWCREG</sub>                                                     | 6.8     |         | 7.8            |     | 10.6           |      | ns   |  |  |
| t <sub>EABDD</sub>                                                        |         | 5.7     |                | 6.7 |                | 9.0  | ns   |  |  |
| t <sub>EABDATACO</sub>                                                    |         | 0.8     |                | 0.9 |                | 1.3  | ns   |  |  |
| t <sub>EABDATASU</sub>                                                    | 1.5     |         | 1.7            |     | 2.3            |      | ns   |  |  |
| t <sub>EABDATAH</sub>                                                     | 0.0     |         | 0.0            |     | 0.0            |      | ns   |  |  |
| t <sub>EABWESU</sub>                                                      | 1.3     |         | 1.4            |     | 2.0            |      | ns   |  |  |
| t <sub>EABWEH</sub>                                                       | 0.0     |         | 0.0            |     | 0.0            |      | ns   |  |  |
| t <sub>EABWDSU</sub>                                                      | 1.5     |         | 1.7            |     | 2.3            |      | ns   |  |  |
| t <sub>EABWDH</sub>                                                       | 0.0     |         | 0.0            |     | 0.0            |      | ns   |  |  |
| t <sub>EABWASU</sub>                                                      | 3.0     |         | 3.6            |     | 4.8            |      | ns   |  |  |
| t <sub>EABWAH</sub>                                                       | 0.5     |         | 0.5            |     | 0.8            |      | ns   |  |  |
| t <sub>EABWO</sub>                                                        |         | 5.1     |                | 6.0 |                | 8.1  | ns   |  |  |

| Table 42. EPF10K50E Device Interconnect Timing Microparameters   Note (1) |                |     |         |                |     |         |      |  |  |
|---------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|---------|------|--|--|
| Symbol                                                                    | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |  |
|                                                                           | Min            | Max | Min     | Max            | Min | Max     |      |  |  |
| t <sub>DIN2IOE</sub>                                                      |                | 3.5 |         | 4.3            |     | 5.6     | ns   |  |  |
| t <sub>DIN2LE</sub>                                                       |                | 2.1 |         | 2.5            |     | 3.4     | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                     |                | 2.2 |         | 2.4            |     | 3.1     | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                     |                | 2.9 |         | 3.5            |     | 4.7     | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                      |                | 2.1 |         | 2.5            |     | 3.4     | ns   |  |  |
| t <sub>SAMELAB</sub>                                                      |                | 0.1 |         | 0.1            |     | 0.2     | ns   |  |  |
| t <sub>SAMEROW</sub>                                                      |                | 1.1 |         | 1.1            |     | 1.5     | ns   |  |  |
| t <sub>SAMECOLUMN</sub>                                                   |                | 0.8 |         | 1.0            |     | 1.3     | ns   |  |  |
| t <sub>DIFFROW</sub>                                                      |                | 1.9 |         | 2.1            |     | 2.8     | ns   |  |  |
| t <sub>TWOROWS</sub>                                                      |                | 3.0 |         | 3.2            |     | 4.3     | ns   |  |  |
| t <sub>LEPERIPH</sub>                                                     |                | 3.1 |         | 3.3            |     | 3.7     | ns   |  |  |
| t <sub>LABCARRY</sub>                                                     |                | 0.1 |         | 0.1            |     | 0.2     | ns   |  |  |
| t <sub>LABCASC</sub>                                                      |                | 0.3 |         | 0.3            |     | 0.5     | ns   |  |  |

### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 47. EPF10K100E Device EAB Internal Microparameters   Note (1) |         |                |     |          |         |          |      |  |  |
|---------------------------------------------------------------------|---------|----------------|-----|----------|---------|----------|------|--|--|
| Symbol                                                              | -1 Spee | -1 Speed Grade |     | ed Grade | -3 Spee | ed Grade | Unit |  |  |
|                                                                     | Min     | Max            | Min | Max      | Min     | Мах      |      |  |  |
| t <sub>EABDATA1</sub>                                               |         | 1.5            |     | 2.0      |         | 2.6      | ns   |  |  |
| t <sub>EABDATA1</sub>                                               |         | 0.0            |     | 0.0      |         | 0.0      | ns   |  |  |
| t <sub>EABWE1</sub>                                                 |         | 1.5            |     | 2.0      |         | 2.6      | ns   |  |  |
| t <sub>EABWE2</sub>                                                 |         | 0.3            |     | 0.4      |         | 0.5      | ns   |  |  |
| t <sub>EABRE1</sub>                                                 |         | 0.3            |     | 0.4      |         | 0.5      | ns   |  |  |
| t <sub>EABRE2</sub>                                                 |         | 0.0            |     | 0.0      |         | 0.0      | ns   |  |  |
| t <sub>EABCLK</sub>                                                 |         | 0.0            |     | 0.0      |         | 0.0      | ns   |  |  |
| t <sub>EABCO</sub>                                                  |         | 0.3            |     | 0.4      |         | 0.5      | ns   |  |  |
| t <sub>EABBYPASS</sub>                                              |         | 0.1            |     | 0.1      |         | 0.2      | ns   |  |  |
| t <sub>EABSU</sub>                                                  | 0.8     |                | 1.0 |          | 1.4     |          | ns   |  |  |
| t <sub>EABH</sub>                                                   | 0.1     |                | 0.1 |          | 0.2     |          | ns   |  |  |
| t <sub>EABCLR</sub>                                                 | 0.3     |                | 0.4 |          | 0.5     |          | ns   |  |  |
| t <sub>AA</sub>                                                     |         | 4.0            |     | 5.1      |         | 6.6      | ns   |  |  |
| t <sub>WP</sub>                                                     | 2.7     |                | 3.5 |          | 4.7     |          | ns   |  |  |
| t <sub>RP</sub>                                                     | 1.0     |                | 1.3 |          | 1.7     |          | ns   |  |  |
| t <sub>WDSU</sub>                                                   | 1.0     |                | 1.3 |          | 1.7     |          | ns   |  |  |
| t <sub>WDH</sub>                                                    | 0.2     |                | 0.2 |          | 0.3     |          | ns   |  |  |
| t <sub>WASU</sub>                                                   | 1.6     |                | 2.1 |          | 2.8     |          | ns   |  |  |
| t <sub>WAH</sub>                                                    | 1.6     |                | 2.1 |          | 2.8     |          | ns   |  |  |
| t <sub>RASU</sub>                                                   | 3.0     |                | 3.9 |          | 5.2     |          | ns   |  |  |
| t <sub>RAH</sub>                                                    | 0.1     |                | 0.1 |          | 0.2     |          | ns   |  |  |
| t <sub>WO</sub>                                                     |         | 1.5            |     | 2.0      |         | 2.6      | ns   |  |  |
| t <sub>DD</sub>                                                     |         | 1.5            |     | 2.0      |         | 2.6      | ns   |  |  |
| t <sub>EABOUT</sub>                                                 |         | 0.2            |     | 0.3      |         | 0.3      | ns   |  |  |
| t <sub>EABCH</sub>                                                  | 1.5     |                | 2.0 |          | 2.5     |          | ns   |  |  |
| t <sub>EABCL</sub>                                                  | 2.7     |                | 3.5 |          | 4.7     |          | ns   |  |  |

Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of

| 2) | Note | (1)   |
|----|------|-------|
| -/ |      | · · / |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|-----------------------|----------------|-----|----------------|-----|---------|---------|------|
|                       | Min            | Max | Min            | Max | Min     | Max     |      |
| t <sub>EABAA</sub>    |                | 5.9 |                | 7.6 |         | 9.9     | ns   |
| t <sub>EABRCOMB</sub> | 5.9            |     | 7.6            |     | 9.9     |         | ns   |
| t <sub>EABRCREG</sub> | 5.1            |     | 6.5            |     | 8.5     |         | ns   |
| t <sub>EABWP</sub>    | 2.7            |     | 3.5            |     | 4.7     |         | ns   |

### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2)   Note (1) |                |     |                |     |                |     |      |  |  |
|--------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                         | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                                | Min            | Мах | Min            | Max | Min            | Max |      |  |  |
| t <sub>H</sub>                                                                 | 0.9            |     | 1.1            |     | 1.5            |     | ns   |  |  |
| t <sub>PRE</sub>                                                               |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>CLR</sub>                                                               |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>CH</sub>                                                                | 2.0            |     | 2.5            |     | 3.0            |     | ns   |  |  |
| t <sub>CL</sub>                                                                | 2.0            |     | 2.5            |     | 3.0            |     | ns   |  |  |

| Table 60. EPF10K200E Device IOE Timing Microparameters   Note (1) |         |          |                |     |                |      |      |  |  |
|-------------------------------------------------------------------|---------|----------|----------------|-----|----------------|------|------|--|--|
| Symbol                                                            | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |  |
|                                                                   | Min     | Max      | Min            | Max | Min            | Max  |      |  |  |
| t <sub>IOD</sub>                                                  |         | 1.6      |                | 1.9 |                | 2.6  | ns   |  |  |
| t <sub>IOC</sub>                                                  |         | 0.3      |                | 0.3 |                | 0.5  | ns   |  |  |
| t <sub>IOCO</sub>                                                 |         | 1.6      |                | 1.9 |                | 2.6  | ns   |  |  |
| t <sub>IOCOMB</sub>                                               |         | 0.5      |                | 0.6 |                | 0.8  | ns   |  |  |
| t <sub>IOSU</sub>                                                 | 0.8     |          | 0.9            |     | 1.2            |      | ns   |  |  |
| t <sub>IOH</sub>                                                  | 0.7     |          | 0.8            |     | 1.1            |      | ns   |  |  |
| t <sub>IOCLR</sub>                                                |         | 0.2      |                | 0.2 |                | 0.3  | ns   |  |  |
| t <sub>OD1</sub>                                                  |         | 0.6      |                | 0.7 |                | 0.9  | ns   |  |  |
| t <sub>OD2</sub>                                                  |         | 0.1      |                | 0.2 |                | 0.7  | ns   |  |  |
| t <sub>OD3</sub>                                                  |         | 2.5      |                | 3.0 |                | 3.9  | ns   |  |  |
| t <sub>XZ</sub>                                                   |         | 4.4      |                | 5.3 |                | 7.1  | ns   |  |  |
| t <sub>ZX1</sub>                                                  |         | 4.4      |                | 5.3 |                | 7.1  | ns   |  |  |
| t <sub>ZX2</sub>                                                  |         | 3.9      |                | 4.8 |                | 6.9  | ns   |  |  |
| t <sub>ZX3</sub>                                                  |         | 6.3      |                | 7.6 |                | 10.1 | ns   |  |  |
| t <sub>INREG</sub>                                                |         | 4.8      |                | 5.7 |                | 7.7  | ns   |  |  |
| t <sub>IOFD</sub>                                                 |         | 1.5      |                | 1.8 |                | 2.4  | ns   |  |  |
| t <sub>INCOMB</sub>                                               |         | 1.5      |                | 1.8 |                | 2.4  | ns   |  |  |

| Table 64. EPF10K200E External Timing Parameters Notes (1), (2) |         |         |         |                |     |         |      |  |  |
|----------------------------------------------------------------|---------|---------|---------|----------------|-----|---------|------|--|--|
| Symbol                                                         | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |  |
|                                                                | Min     | Max     | Min     | Max            | Min | Max     |      |  |  |
| t <sub>DRR</sub>                                               |         | 10.0    |         | 12.0           |     | 16.0    | ns   |  |  |
| t <sub>INSU</sub>                                              | 2.8     |         | 3.4     |                | 4.4 |         | ns   |  |  |
| t <sub>INH</sub>                                               | 0.0     |         | 0.0     |                | 0.0 |         | ns   |  |  |
| t <sub>оитсо</sub>                                             | 2.0     | 4.5     | 2.0     | 5.3            | 2.0 | 7.8     | ns   |  |  |
| t <sub>PCISU</sub>                                             | 3.0     |         | 6.2     |                | -   |         | ns   |  |  |
| t <sub>PCIH</sub>                                              | 0.0     |         | 0.0     |                | -   |         | ns   |  |  |
| t <sub>PCICO</sub>                                             | 2.0     | 6.0     | 2.0     | 8.9            | -   | -       | ns   |  |  |

Table 65. EPF10K200E External Bidirectional Timing Parameters Notes (1), (2)

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |  |
|-------------------------|----------------|-----|----------------|-----|----------------|------|------|--|--|
|                         | Min            | Max | Min            | Max | Min            | Max  |      |  |  |
| t <sub>INSUBIDIR</sub>  | 3.0            |     | 4.0            |     | 5.5            |      | ns   |  |  |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0            |     | 0.0            |      | ns   |  |  |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 4.5 | 2.0            | 5.3 | 2.0            | 7.8  | ns   |  |  |
| t <sub>XZBIDIR</sub>    |                | 8.1 |                | 9.5 |                | 13.0 | ns   |  |  |
| tZXBIDIR                |                | 8.1 |                | 9.5 |                | 13.0 | ns   |  |  |

### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 66 through 79 show EPF10K50S and EPF10K200S device external timing parameters.

| Table 66. EPF10K50S Device LE Timing Microparameters (Part 1 of 2)   Note (1) |                      |     |                |     |                |     |      |  |
|-------------------------------------------------------------------------------|----------------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                                        | ymbol -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                               | Min                  | Max | Min            | Max | Min            | Max |      |  |
| t <sub>LUT</sub>                                                              |                      | 0.6 |                | 0.8 |                | 1.1 | ns   |  |
| t <sub>CLUT</sub>                                                             |                      | 0.5 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>RLUT</sub>                                                             |                      | 0.6 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>PACKED</sub>                                                           |                      | 0.2 |                | 0.3 |                | 0.4 | ns   |  |
| t <sub>EN</sub>                                                               |                      | 0.6 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>CICO</sub>                                                             |                      | 0.1 |                | 0.1 |                | 0.1 | ns   |  |
| t <sub>CGEN</sub>                                                             |                      | 0.4 |                | 0.5 |                | 0.6 | ns   |  |

| Power<br>Consumption | The supply power (P) for FLEX 10KE devices can be calculated with the following equation:                                                                                                                                                                                                                                                                                                               |         |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| oonoumption          | $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$                                                                                                                                                                                                                                                                                                                          |         |  |  |  |  |
|                      | The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in <i>Application Note 74 (Evaluating Power for Altera Devices)</i> . |         |  |  |  |  |
|                      | Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.                                                                                                                                                                                                                             |         |  |  |  |  |
|                      | The $I_{CCACTIVE}$ value can be calculated with the following equation:                                                                                                                                                                                                                                                                                                                                 |         |  |  |  |  |
|                      | $I_{CCACTIVE} = K \times \mathbf{f}_{MAX} \times N \times \mathbf{tog}_{LC} \times \frac{\mu A}{MHz \times LE}$                                                                                                                                                                                                                                                                                         |         |  |  |  |  |
|                      | Where:                                                                                                                                                                                                                                                                                                                                                                                                  |         |  |  |  |  |
|                      | $f_{MAX}$ = Maximum operating frequency in MHz<br>N = Total number of LEs used in the device<br>$tog_{LC}$ = Average percent of LEs toggling at each clock<br>(typically 12.5%)<br>K = Constant                                                                                                                                                                                                         |         |  |  |  |  |
|                      | Table of provides the constant (K) values for FLEA TOKE devices.                                                                                                                                                                                                                                                                                                                                        |         |  |  |  |  |
|                      | Table 80. FLEX 10KE K Constant Values                                                                                                                                                                                                                                                                                                                                                                   |         |  |  |  |  |
|                      | Device                                                                                                                                                                                                                                                                                                                                                                                                  | K Value |  |  |  |  |
|                      | EPF10K30E 4.5                                                                                                                                                                                                                                                                                                                                                                                           |         |  |  |  |  |
|                      | EPF10K50E 4.8                                                                                                                                                                                                                                                                                                                                                                                           |         |  |  |  |  |
|                      | EPF10K50S 4.5                                                                                                                                                                                                                                                                                                                                                                                           |         |  |  |  |  |
|                      | EPF10K100E 4.5                                                                                                                                                                                                                                                                                                                                                                                          |         |  |  |  |  |
|                      | EPF10K130E 4.6                                                                                                                                                                                                                                                                                                                                                                                          |         |  |  |  |  |
|                      | EPF10K200E                                                                                                                                                                                                                                                                                                                                                                                              | 4.8     |  |  |  |  |

EPF10K200S

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

4.6

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow FLEX 10KE devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 85 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor.

### **Programming Files**

Despite being function- and pin-compatible, FLEX 10KE devices are not programming- or configuration file-compatible with FLEX 10K or FLEX 10KA devices. A design therefore must be recompiled before it is transferred from a FLEX 10K or FLEX 10KA device to an equivalent FLEX 10KE device. This recompilation should be performed both to create a new programming or configuration file and to check design timing in FLEX 10KE devices, which has different timing characteristics than FLEX 10K or FLEX 10KA devices.

FLEX 10KE devices are generally pin-compatible with equivalent FLEX 10KA devices. In some cases, FLEX 10KE devices have fewer I/O pins than the equivalent FLEX 10KA devices. Table 81 shows which FLEX 10KE devices have fewer I/O pins than equivalent FLEX 10KA devices. However, power, ground, JTAG, and configuration pins are the same on FLEX 10KA and FLEX 10KE devices, enabling migration from a FLEX 10KA design to a FLEX 10KE design.