Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1248 | | Number of Logic Elements/Cells | 9984 | | Total RAM Bits | 98304 | | Number of I/O | 470 | | Number of Gates | 513000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 672-BBGA | | Supplier Device Package | 672-FBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k200sbc672-2x | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. FLEX 10KE Device Features | | | | |------------------------------------|----------------|------------|--------------------------| | Feature | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S | | Typical gates (1) | 100,000 | 130,000 | 200,000 | | Maximum system gates | 257,000 | 342,000 | 513,000 | | Logic elements (LEs) | 4,992 | 6,656 | 9,984 | | EABs | 12 | 16 | 24 | | Total RAM bits | 49,152 | 65,536 | 98,304 | | Maximum user I/O pins | 338 | 413 | 470 | #### Note to tables: - (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates. - (2) New EPF10K100B designs should use EPF10K100E devices. # ...and More Features - Fabricated on an advanced process and operate with a 2.5-V internal supply voltage - In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port - ClockLock<sup>TM</sup> and ClockBoost<sup>TM</sup> options for reduced clock delay/skew and clock multiplication - Built-in low-skew clock distribution trees - 100% functional testing of all devices; test vectors or scan chains are not required - Pull-up on I/O pins before and during configuration #### ■ Flexible interconnect - FastTrack® Interconnect continuous routing structure for fast, predictable interconnect delays - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions) - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions) - Tri-state emulation that implements internal tri-state buses - Up to six global clock signals and four global clear signals #### ■ Powerful I/O pins - Individual tri-state output enable control for each pin - Open-drain option on each I/O pin - Programmable output slew-rate control to reduce switching noise - Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis - Supports hot-socketing The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3. Figure 3. FLEX 10KE EAB in Dual-Port RAM Mode The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4). Figure 4. FLEX 10KE Device in Single-Port RAM Mode #### Note: EPF10K30E, EPF10K50E, and EPF10K50S devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 104 EAB local interconnect channels. EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock. EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals. An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device. ### Logic Array Block An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7). #### Clearable Counter Mode The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is ANDed with a synchronous clear signal. #### Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. ### Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register. During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset. The clear and preset logic is implemented in one of the following six modes chosen during design entry: - Asynchronous clear - Asynchronous preset - Asynchronous clear and preset - Asynchronous load with clear - Asynchronous load with preset - Asynchronous load without clear or preset ## FastTrack Interconnect Routing Structure In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins. Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect. Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel. Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13). When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used. Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals. | Peripheral<br>Control Signal | EPF10K30E | EPF10K50E<br>EPF10K50S | | |------------------------------|-----------|------------------------|--| | OE0 | Row A | Row A | | | OE1 | Row B | Row B | | | OE2 | Row C | Row D | | | OE3 | Row D | Row F | | | OE4 | Row E | Row H | | | OE5 | Row F | Row J | | | CLKENA0/CLK0/GLOBAL0 | Row A | Row A | | | CLKENA1/OE6/GLOBAL1 | Row B | Row C | | | CLKENA2/CLR0 | Row C | Row E | | | CLKENA3/OE7/GLOBAL2 | Row D | Row G | | | CLKENA4/CLR1 | Row E | Row I | | | CLKENA5/CLK1/GLOBAL3 | Row F | Row J | | # ClockLock & ClockBoost Features To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth. All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support ClockLock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit. The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins. The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted. The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device. For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used. Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively. | Table 12. | . ClockLock & ClockBoost Param | eters for -1 Speed-C | Grade Device | es | | | |-----------------------|-------------------------------------------------------------------------|----------------------|--------------|-----|------------|------| | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | $t_R$ | Input rise time | | | | 5 | ns | | t <sub>F</sub> | Input fall time | | | | 5 | ns | | t <sub>INDUTY</sub> | Input duty cycle | | 40 | | 60 | % | | f <sub>CLK1</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 1) | | 25 | | 180 | MHz | | f <sub>CLK2</sub> | Input clock frequency (ClockBoost clock multiplication factor equals 2) | | 16 | | 90 | MHz | | f <sub>CLKDEV</sub> | Input deviation from user specification in the MAX+PLUS II software (1) | | | | 25,000 (2) | PPM | | t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks) | | | | 100 | ps | | t <sub>LOCK</sub> | Time required for ClockLock or ClockBoost to acquire lock (3) | | | | 10 | μs | | t <sub>JITTER</sub> | Jitter on ClockLock or ClockBoost- | $t_{INCLKSTB} < 100$ | | | 250 | ps | | | generated clock (4) | $t_{INCLKSTB} < 50$ | | | 200 (4) | ps | | t <sub>OUTDUTY</sub> | Duty cycle for ClockLock or ClockBoost-generated clock | | 40 | 50 | 60 | % | The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V $V_{\rm CCINT}$ level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with $V_{\rm CCIO}$ levels higher than 3.0 V achieve a faster timing delay of $t_{OD2}$ instead of $t_{OD1}$ . Table 14 summarizes FLEX 10KE MultiVolt I/O support. | Table 14. FLEX 10 | KE Multi\ | olt I/O Su | pport | | | | |-----------------------|-----------|--------------|--------------|--------------|------------|----------| | V <sub>CCIO</sub> (V) | Inj | out Signal | (V) | Out | put Signal | (V) | | | 2.5 | 3.3 | 5.0 | 2.5 | 3.3 | 5.0 | | 2.5 | ✓ | <b>√</b> (1) | <b>√</b> (1) | ✓ | | | | 3.3 | <b>✓</b> | <b>✓</b> | <b>√</b> (1) | <b>√</b> (2) | <b>✓</b> | <b>✓</b> | #### Notes: - (1) The PCI clamping diode must be disabled to drive an input with voltages higher than $V_{\rm CCIO}$ . - (2) When $V_{\rm CCIO}$ = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs. Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a $V_{\rm IH}$ of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The $I_{\rm OL}$ current specification should be considered when selecting a pull-up resistor. # Power Sequencing & Hot-Socketing Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power planes can be powered in any order. Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user. | Table 17. 32- | Bit IDCOD | E for FLEX 10KE Devices | Note (1) | | | | | | | |--------------------------|---------------------|-------------------------|-----------------------------------|------------------|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit)<br>(2) | | | | | | | EPF10K30E | 0001 | 0001 0000 0011 0000 | 00001101110 | 1 | | | | | | | EPF10K50E<br>EPF10K50S | 0001 | 0001 0000 0101 0000 | 00001101110 | 1 | | | | | | | EPF10K100E | 0010 | 0000 0001 0000 0000 | 00001101110 | 1 | | | | | | | EPF10K130E | 0001 | 0000 0001 0011 0000 | 00001101110 | 1 | | | | | | | EPF10K200E<br>EPF10K200S | 0001 | 0000 0010 0000 0000 | 00001101110 | 1 | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. FLEX 10KE devices include weak pull-up resistors on the JTAG pins. For more information, see the following documents: - Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) - BitBlaster Serial Download Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - Jam Programming & Test Language Specification | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|---------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------|-----|-------------------------------------|------------| | V <sub>IH</sub> | High-level input voltage | | 1.7, 0.5 × V <sub>CCIO</sub> (8) | | 5.75 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8,<br>0.3 × V <sub>CCIO</sub> (8) | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | 2.4 | | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | V <sub>CCIO</sub> – 0.2 | | | V | | | 3.3-V high-level PCI output voltage | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V } (9)$ | 0.9 × V <sub>CCIO</sub> | | | V | | | 2.5-V high-level output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | 2.1 | | | V | | | | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | 2.0 | | | V | | | | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | 1.7 | | | V | | V <sub>OL</sub> | 3.3-V low-level TTL output voltage | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10) | | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10) | | | 0.2 | V | | | 3.3-V low-level PCI output voltage | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(10) | | | 0.1 × V <sub>CCIO</sub> | V | | | 2.5-V low-level output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | | | 0.2 | V | | | | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | | | 0.4 | V | | | | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | | | 0.7 | V | | I <sub>I</sub> | Input pin leakage current | $V_I = V_{CCIOmax}$ to 0 V (11) | -10 | | 10 | μ <b>A</b> | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = V_{CCIOmax}$ to 0 V (11) | -10 | | 10 | μ <b>A</b> | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load, no toggling inputs | | 5 | | mA | | | | V <sub>I</sub> = ground, no load, no toggling inputs (12) | | 10 | | mA | | R <sub>CONF</sub> | Value of I/O pin pull- | V <sub>CCIO</sub> = 3.0 V (13) | 20 | | 50 | k¾ | | | up resistor before and during configuration | V <sub>CCIO</sub> = 2.3 V (13) | 30 | | 80 | k¾ | | Table 2 | Table 23. FLEX 10KE Device CapacitanceNote (14) | | | | | | | | | |--------------------|-------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | | C <sub>INCLK</sub> | Input capacitance on dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | | | | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | | | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 2.5$ V, and $V_{CCIO} = 2.5$ V or 3.3 V. - (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21. - (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS signals. Additionally, the input buffers are 3.3-V PCI compliant when V<sub>CCIO</sub> and V<sub>CCINT</sub> meet the relationship shown in Figure 22. - (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current. - (10) The $I_{OL}$ parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins. - (11) This value is specified for normal device operation. The value may vary during power-up. - (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices. - (13) Pin pull-up resistance values will be lower if the pin is driven higher than $V_{CCIO}$ by an external source. - (14) Capacitance is sample-tested only. Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device. Dedicated Clock/Input Interconnect Logic Element Element Interconnect Interconnec Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models. | Symbol | -1 Speed Grade | | -2 Spee | ed Grade | -3 Speed Grade | | Unit | |------------------------|----------------|-----|---------|----------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 6.4 | | 7.6 | | 8.8 | ns | | t <sub>EABRCOMB</sub> | 6.4 | | 7.6 | | 8.8 | | ns | | t <sub>EABRCREG</sub> | 4.4 | | 5.1 | | 6.0 | | ns | | t <sub>EABWP</sub> | 2.5 | | 2.9 | | 3.3 | | ns | | t <sub>EABWCOMB</sub> | 6.0 | | 7.0 | | 8.0 | | ns | | t <sub>EABWCREG</sub> | 6.8 | | 7.8 | | 9.0 | | ns | | t <sub>EABDD</sub> | | 5.7 | | 6.7 | | 7.7 | ns | | t <sub>EABDATACO</sub> | | 0.8 | | 0.9 | | 1.1 | ns | | t <sub>EABDATASU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.3 | | ns | | t <sub>EABWAH</sub> | 0.5 | | 0.5 | | 0.4 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 6.0 | | 6.8 | ns | | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | |--------------------------|---------|---------|---------|----------------|-----|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 1.8 | | 2.4 | | 2.9 | ns | | t <sub>DIN2LE</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>DIN2DATA</sub> | | 1.5 | | 1.8 | | 2.2 | ns | | t <sub>DCLK2IOE</sub> | | 2.2 | | 2.6 | | 3.0 | ns | | t <sub>DCLK2LE</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>SAMEROW</sub> | | 2.0 | | 2.4 | | 2.7 | ns | | t <sub>SAME</sub> COLUMN | | 0.7 | | 1.0 | | 0.8 | ns | | t <sub>DIFFROW</sub> | | 2.7 | | 3.4 | | 3.5 | ns | | t <sub>TWOROWS</sub> | | 4.7 | | 5.8 | | 6.2 | ns | | t <sub>LEPERIPH</sub> | | 2.7 | | 3.4 | | 3.8 | ns | | t <sub>LABCARRY</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 0.8 | | 1.1 | ns | | Symbol | -1 Spec | ed Grade | -2 Spee | -2 Speed Grade | | d Grade | Unit | |------------------------|---------|----------|---------|----------------|-----|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 8.0 | | 9.5 | | 12.5 | ns | | t <sub>INSU</sub> (3) | 2.1 | | 2.5 | | 3.9 | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (3) | 2.0 | 4.9 | 2.0 | 5.9 | 2.0 | 7.6 | ns | | t <sub>INSU</sub> (4) | 1.1 | | 1.5 | | - | | ns | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | - | | ns | | <sup>t</sup> оитсо | 0.5 | 3.9 | 0.5 | 4.9 | - | - | ns | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | рсін | 0.0 | | 0.0 | | - | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.5 | _ | _ | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.0 | | 2.7 | ns | | t <sub>EABDATA1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>EABWE1</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | t <sub>EABWE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABRE1</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>EABBYPASS</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.4 | | 0.6 | | ns | | t <sub>EABCLR</sub> | 0.3 | | 0.3 | | 0.5 | | ns | | $t_{AA}$ | | 3.2 | | 3.8 | | 5.1 | ns | | $t_{WP}$ | 2.5 | | 2.9 | | 3.9 | | ns | | $t_{RP}$ | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>WDSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | $t_{WDH}$ | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 1.7 | | 2.0 | | 2.7 | | ns | | t <sub>WAH</sub> | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>RASU</sub> | 3.1 | | 3.7 | | 5.0 | | ns | | t <sub>RAH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | $t_{WO}$ | | 2.5 | | 2.9 | | 3.9 | ns | | $t_{DD}$ | | 2.5 | | 2.9 | | 3.9 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.5 | | 2.9 | | 3.9 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |--------------------------|----------------|-----|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 2.8 | | 3.5 | | 4.4 | ns | | t <sub>DIN2LE</sub> | | 0.7 | | 1.2 | | 1.6 | ns | | t <sub>DIN2DATA</sub> | | 1.6 | | 1.9 | | 2.2 | ns | | t <sub>DCLK2IOE</sub> | | 1.6 | | 2.1 | | 2.7 | ns | | t <sub>DCLK2LE</sub> | | 0.7 | | 1.2 | | 1.6 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 1.9 | | 3.4 | | 5.1 | ns | | t <sub>SAME</sub> COLUMN | | 0.9 | | 2.6 | | 4.4 | ns | | t <sub>DIFFROW</sub> | | 2.8 | | 6.0 | | 9.5 | ns | | t <sub>TWOROWS</sub> | | 4.7 | | 9.4 | | 14.6 | ns | | t <sub>LEPERIPH</sub> | | 3.1 | | 4.7 | | 6.9 | ns | | t <sub>LABCARRY</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.2 | | 1.6 | ns | | Table 57. EPF10K130E External Timing Parameters Notes (1), (2) | | | | | | | | |------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 9.0 | | 12.0 | | 16.0 | ns | | t <sub>INSU</sub> (3) | 1.9 | | 2.1 | | 3.0 | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>outco</sub> (3) | 2.0 | 5.0 | 2.0 | 7.0 | 2.0 | 9.2 | ns | | t <sub>INSU</sub> (4) | 0.9 | | 1.1 | | - | | ns | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCO</sub> (4) | 0.5 | 4.0 | 0.5 | 6.0 | - | - | ns | | t <sub>PCISU</sub> | 3.0 | | 6.2 | | - | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 6.9 | _ | _ | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 2.0 | | 2.4 | | 3.2 | ns | | t <sub>EABDATA1</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | EABWE1 | | 1.4 | | 1.7 | | 2.3 | ns | | t <sub>EABWE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABRE1</sub> | | 0 | | 0 | | 0 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>EABBYPASS</sub> | | 0.0 | | 0.1 | | 0.1 | ns | | t <sub>EABSU</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>EABCLR</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | t <sub>AA</sub> | | 3.1 | | 3.7 | | 4.9 | ns | | $t_{WP}$ | 3.3 | | 4.0 | | 5.3 | | ns | | $t_{RP}$ | 0.9 | | 1.1 | | 1.5 | | ns | | twosu | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | <sup>t</sup> wasu | 1.3 | | 1.6 | | 2.1 | | ns | | t <sub>WAH</sub> | 2.1 | | 2.5 | | 3.3 | | ns | | t <sub>RASU</sub> | 2.2 | | 2.6 | | 3.5 | | ns | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | <sup>t</sup> wo | | 2.0 | | 2.4 | | 3.2 | ns | | $t_{DD}$ | | 2.0 | | 2.4 | | 3.2 | ns | | t <sub>EABOUT</sub> | | 0.0 | | 0.1 | | 0.1 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | EABCL | 3.3 | | 4.0 | | 5.3 | | ns | | Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2) Note (1) | | | | | | | | |----------------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 5.1 | | 6.4 | | 8.4 | ns | | t <sub>EABRCOMB</sub> | 5.1 | | 6.4 | | 8.4 | | ns | | t <sub>EABRCREG</sub> | 4.8 | | 5.7 | | 7.6 | | ns | | t <sub>EABWP</sub> | 3.3 | | 4.0 | | 5.3 | | ns | Additionally, the Altera software offers several features that help plan for future device migration by preventing the use of conflicting I/O pins. | Table 81. I/O Counts for FLEX 10KA & FLEX 10KE Devices | | | | | | | |--------------------------------------------------------|-----------|----------------|-----------|--|--|--| | FLEX 10 | KA | FLEX 10KE | | | | | | Device | I/O Count | Device | I/O Count | | | | | EPF10K30AF256 | 191 | EPF10K30EF256 | 176 | | | | | EPF10K30AF484 | 246 | EPF10K30EF484 | 220 | | | | | EPF10K50VB356 | 274 | EPF10K50SB356 | 220 | | | | | EPF10K50VF484 | 291 | EPF10K50EF484 | 254 | | | | | EPF10K50VF484 | 291 | EPF10K50SF484 | 254 | | | | | EPF10K100AF484 | 369 | EPF10K100EF484 | 338 | | | | ### Configuration Schemes The configuration data for a FLEX 10KE device can be loaded with one of five configuration schemes (see Table 82), chosen on the basis of the target application. An EPC1, EPC2, or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a FLEX 10KE device, allowing automatic configuration on system power-up. Multiple FLEX 10KE devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional FLEX 10KA, FLEX 10KE, and FLEX 6000 devices can be configured in the same serial chain. | Table 82. Data Sources for FLEX 10KE Configuration | | | | | | |----------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--| | Configuration Scheme | Data Source | | | | | | Configuration device | EPC1, EPC2, or EPC16 configuration device | | | | | | Passive serial (PS) | BitBlaster, ByteBlasterMV, or MasterBlaster download cables, or serial data source | | | | | | Passive parallel asynchronous (PPA) | Parallel data source | | | | | | Passive parallel synchronous (PPS) | Parallel data source | | | | | | JTAG | BitBlaster or ByteBlasterMV download cables, or microprocessor with a Jam STAPL file or JBC file | | | | |