## Intel - EPF10K30EFI256-2 Datasheet





Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

## Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 216                                                         |
| Number of Logic Elements/Cells | 1728                                                        |
| Total RAM Bits                 | 24576                                                       |
| Number of I/O                  | 176                                                         |
| Number of Gates                | 119000                                                      |
| Voltage - Supply               | 2.375V ~ 2.625V                                             |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 85°C (TA)                                           |
| Package / Case                 | 256-BGA                                                     |
| Supplier Device Package        | 256-FBGA (17x17)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k30efi256-2 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10KE Device Features |                |            |                          |  |  |
|------------------------------------|----------------|------------|--------------------------|--|--|
| Feature                            | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S |  |  |
| Typical gates (1)                  | 100,000        | 130,000    | 200,000                  |  |  |
| Maximum system gates               | 257,000        | 342,000    | 513,000                  |  |  |
| Logic elements (LEs)               | 4,992          | 6,656      | 9,984                    |  |  |
| EABs                               | 12             | 16         | 24                       |  |  |
| Total RAM bits                     | 49,152         | 65,536     | 98,304                   |  |  |
| Maximum user I/O pins              | 338            | 413        | 470                      |  |  |

#### Note to tables:

- (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.
- (2) New EPF10K100B designs should use EPF10K100E devices.

# ...and More

- Fabricated on an advanced process and operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock<sup>™</sup> and ClockBoost<sup>™</sup> options for reduced clock \_ delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration
- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state buses
  - Up to six global clock signals and four global clear signals
  - Powerful I/O pins
    - Individual tri-state output enable control for each pin
    - Open-drain option on each I/O pin
    - Programmable output slew-rate control to reduce switching noise
    - Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
    - Supports hot-socketing

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |
| Area (mm <sup>2</sup> )                                                                          | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |

## General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Application                                 | Resource | es Used |                | Performance    |                | Units |  |  |
|---------------------------------------------|----------|---------|----------------|----------------|----------------|-------|--|--|
|                                             | LEs      | EABs    | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |       |  |  |
| 16-bit loadable counter                     | 16       | 0       | 285            | 250            | 200            | MHz   |  |  |
| 16-bit accumulator                          | 16       | 0       | 285            | 250            | 200            | MHz   |  |  |
| 16-to-1 multiplexer (1)                     | 10       | 0       | 3.5            | 4.9            | 7.0            | ns    |  |  |
| 16-bit multiplier with 3-stage pipeline (2) | 592      | 0       | 156            | 131            | 93             | MHz   |  |  |
| $256 \times 16$ RAM read cycle speed (2)    | 0        | 1       | 196            | 154            | 118            | MHz   |  |  |
| $256 \times 16$ RAM write cycle speed (2)   | 0        | 1       | 185            | 143            | 106            | MHz   |  |  |

## Table 5. FLEX 10KE Performance

#### Notes:

(1) This application uses combinatorial inputs and outputs.

(2) This application uses registered inputs and outputs.

Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$  functions.

| Table 6. FLEX 10KE Performance for Complex Designs           |          |                |                |                |        |  |  |
|--------------------------------------------------------------|----------|----------------|----------------|----------------|--------|--|--|
| Application                                                  | LEs Used | Performance    |                |                |        |  |  |
|                                                              |          | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |        |  |  |
| 8-bit, 16-tap parallel finite impulse response (FIR) filter  | 597      | 192            | 156            | 116            | MSPS   |  |  |
| 8-bit, 512-point fast Fourier                                | 1,854    | 23.4           | 28.7           | 38.9           | µs (1) |  |  |
| transform (FFT) function                                     |          | 113            | 92             | 68             | MHz    |  |  |
| a16450 universal asynchronous<br>receiver/transmitter (UART) | 342      | 36             | 28             | 20.5           | MHz    |  |  |

#### Note:

(1) These values are for calculation time. Calculation time = number of clocks required /  $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling]

EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

## Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7).

The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE.

The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

## Carry Chain

The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains.

Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from oddnumbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Table 8. Peripheral Bus Sources for EPF10K30E, EPF10K50E & EPF10K50S Devices |           |                        |  |  |  |
|------------------------------------------------------------------------------|-----------|------------------------|--|--|--|
| Peripheral<br>Control Signal                                                 | EPF10K30E | EPF10K50E<br>EPF10K50S |  |  |  |
| OEO                                                                          | Row A     | Row A                  |  |  |  |
| OE1                                                                          | Row B     | Row B                  |  |  |  |
| OE2                                                                          | Row C     | Row D                  |  |  |  |
| OE3                                                                          | Row D     | Row F                  |  |  |  |
| OE4                                                                          | Row E     | Row H                  |  |  |  |
| OE5                                                                          | Row F     | Row J                  |  |  |  |
| CLKENA0/CLK0/GLOBAL0                                                         | Row A     | Row A                  |  |  |  |
| CLKENA1/OE6/GLOBAL1                                                          | Row B     | Row C                  |  |  |  |
| CLKENA2/CLR0                                                                 | Row C     | Row E                  |  |  |  |
| CLKENA3/OE7/GLOBAL2                                                          | Row D     | Row G                  |  |  |  |
| CLKENA4/CLR1                                                                 | Row E     | Row I                  |  |  |  |
| CLKENA5/CLK1/GLOBAL3                                                         | Row F     | Row J                  |  |  |  |

Г

| Table 9. Peripheral Bus Sources for EPF10K100E, EPF10K130E, EPF10K200E & EPF10K200S Devices |            |            |                          |  |  |
|---------------------------------------------------------------------------------------------|------------|------------|--------------------------|--|--|
| Peripheral<br>Control Signal                                                                | EPF10K100E | EPF10K130E | EPF10K200E<br>EPF10K200S |  |  |
| OE 0                                                                                        | Row A      | Row C      | Row G                    |  |  |
| OE1                                                                                         | Row C      | Row E      | Row I                    |  |  |
| OE 2                                                                                        | Row E      | Row G      | Row K                    |  |  |
| OE 3                                                                                        | Row L      | Row N      | Row R                    |  |  |
| OE4                                                                                         | Row I      | Row K      | Row O                    |  |  |
| OE5                                                                                         | Row K      | Row M      | Row Q                    |  |  |
| CLKENA0/CLK0/GLOBAL0                                                                        | Row F      | Row H      | Row L                    |  |  |
| CLKENA1/OE6/GLOBAL1                                                                         | Row D      | Row F      | Row J                    |  |  |
| CLKENA2/CLR0                                                                                | Row B      | Row D      | Row H                    |  |  |
| CLKENA3/OE7/GLOBAL2                                                                         | Row H      | Row J      | Row N                    |  |  |
| CLKENA4/CLR1                                                                                | Row J      | Row L      | Row P                    |  |  |
| CLKENA5/CLK1/GLOBAL3                                                                        | Row G      | Row I      | Row M                    |  |  |

Signals on the peripheral control bus can also drive the four global signals, referred to as GLOBAL0 through GLOBAL3 in Tables 8 and 9. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus, which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

The chip-wide output enable pin is an active-high pin (DEV\_OE) that can be used to tri-state all pins on the device. This option can be set in the Altera software. On EPF10K50E and EPF10K200E devices, the built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin.

| Table 13. ClockLock & ClockBoost Parameters for -2 Speed-Grade Devices |                                                                               |                      |     |     |            |      |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| Symbol                                                                 | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |
| t <sub>R</sub>                                                         | Input rise time                                                               |                      |     |     | 5          | ns   |
| t <sub>F</sub>                                                         | Input fall time                                                               |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>                                                    | Input duty cycle                                                              |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>                                                      | Input clock frequency (ClockBoost<br>clock multiplication factor equals 1)    |                      | 25  |     | 75         | MHz  |
| f <sub>CLK2</sub>                                                      | Input clock frequency (ClockBoost<br>clock multiplication factor equals 2)    |                      | 16  |     | 37.5       | MHz  |
| f <sub>CLKDEV</sub>                                                    | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub>                                                  | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>                                                      | Time required for ClockLock or ClockBoost to acquire lock (3)                 |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>                                                    | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                                                                        | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| toutduty                                                               | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |

#### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The t<sub>ITTER</sub> specification is measured under long-term observation. The maximum value for t<sub>ITTER</sub> is 200 ps if t<sub>INCLKSTB</sub> is lower than 50 ps.

## I/O Configuration

This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for FLEX 10KE devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{CCIO}$  to a different voltage than  $V_{CCINT}$ . Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10KE MultiVolt I/O Support |              |                  |       |      |              |     |
|-------------------------------------------|--------------|------------------|-------|------|--------------|-----|
| V <sub>CCIO</sub> (V)                     | Inp          | Input Signal (V) |       |      | out Signal   | (V) |
|                                           | 2.5          | 3.3              | 5.0   | 2.5  | 3.3          | 5.0 |
| 2.5                                       | ~            | ✓(1)             | ✓ (1) | ~    |              |     |
| 3.3                                       | $\checkmark$ | $\checkmark$     | ✓ (1) | ✓(2) | $\checkmark$ | ~   |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

## Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user. Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

## Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Table 18. FLEX 10KE JTAG Timing Parameters & Values |                                                |     |     |      |  |
|-----------------------------------------------------|------------------------------------------------|-----|-----|------|--|
| Symbol                                              | Parameter                                      | Min | Мах | Unit |  |
| t <sub>JCP</sub>                                    | TCK clock period                               | 100 |     | ns   |  |
| t <sub>JCH</sub>                                    | TCK clock high time                            | 50  |     | ns   |  |
| t <sub>JCL</sub>                                    | TCK clock low time                             | 50  |     | ns   |  |
| t <sub>JPSU</sub>                                   | JTAG port setup time                           | 20  |     | ns   |  |
| t <sub>JPH</sub>                                    | JTAG port hold time                            | 45  |     | ns   |  |
| t <sub>JPCO</sub>                                   | JTAG port clock to output                      |     | 25  | ns   |  |
| t <sub>JPZX</sub>                                   | JTAG port high impedance to valid output       |     | 25  | ns   |  |
| t <sub>JPXZ</sub>                                   | JTAG port valid output to high impedance       |     | 25  | ns   |  |
| t <sub>JSSU</sub>                                   | Capture register setup time                    | 20  |     | ns   |  |
| t <sub>JSH</sub>                                    | Capture register hold time                     | 45  |     | ns   |  |
| t <sub>JSCO</sub>                                   | Update register clock to output                |     | 35  | ns   |  |
| t <sub>JSZX</sub>                                   | Update register high impedance to valid output |     | 35  | ns   |  |
| t <sub>JSXZ</sub>                                   | Update register valid output to high impedance |     | 35  | ns   |  |

Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis.

Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device.



Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models.

## FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 28. Interconnect Timing Microparameters     Note (1) |                                                                                                                      |            |  |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                     | Parameter                                                                                                            | Conditions |  |  |
| t <sub>DIN2IOE</sub>                                       | Delay from dedicated input pin to IOE control input                                                                  | (7)        |  |  |
| t <sub>DIN2LE</sub>                                        | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |  |  |
| t <sub>DCLK2IOE</sub>                                      | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |  |  |
| t <sub>DCLK2LE</sub>                                       | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |  |  |
| t <sub>DIN2DATA</sub>                                      | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |  |  |
| t <sub>SAMELAB</sub>                                       | Routing delay for an LE driving another LE in the same LAB                                                           |            |  |  |
| t <sub>SAMEROW</sub>                                       | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |  |  |
| t <sub>SAMECOLUMN</sub>                                    | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |  |  |
| t <sub>DIFFROW</sub>                                       | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |  |  |
| t <sub>TWOROWS</sub>                                       | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |  |  |
| t <sub>LEPERIPH</sub>                                      | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |  |  |
| t <sub>LABCARRY</sub>                                      | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |  |  |
| t <sub>LABCASC</sub>                                       | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |  |

| Table 29. External Timing Parameters |                                                                                                |            |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |  |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |  |  |
| tоитсо                               | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |  |  |

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 2 of 2)       Note (1) |         |         |         |                |     |          |      |
|-----------------------------------------------------------------------------------|---------|---------|---------|----------------|-----|----------|------|
| Symbol                                                                            | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                                   | Min     | Max     | Min     | Max            | Min | Max      |      |
| t <sub>CGENR</sub>                                                                |         | 0.1     |         | 0.1            |     | 0.2      | ns   |
| t <sub>CASC</sub>                                                                 |         | 0.6     |         | 0.8            |     | 1.0      | ns   |
| t <sub>C</sub>                                                                    |         | 0.0     |         | 0.0            |     | 0.0      | ns   |
| t <sub>CO</sub>                                                                   |         | 0.3     |         | 0.4            |     | 0.5      | ns   |
| t <sub>COMB</sub>                                                                 |         | 0.4     |         | 0.4            |     | 0.6      | ns   |
| t <sub>SU</sub>                                                                   | 0.4     |         | 0.6     |                | 0.6 |          | ns   |
| t <sub>H</sub>                                                                    | 0.7     |         | 1.0     |                | 1.3 |          | ns   |
| t <sub>PRE</sub>                                                                  |         | 0.8     |         | 0.9            |     | 1.2      | ns   |
| t <sub>CLR</sub>                                                                  |         | 0.8     |         | 0.9            |     | 1.2      | ns   |
| t <sub>CH</sub>                                                                   | 2.0     |         | 2.5     |                | 2.5 |          | ns   |
| t <sub>CL</sub>                                                                   | 2.0     |         | 2.5     |                | 2.5 |          | ns   |

| Table 32. EPF10K30E Device IOE Timing Microparameters       Note (1) |                |     |                |     |                |     |      |
|----------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                               | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                      | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>IOD</sub>                                                     |                | 2.4 |                | 2.8 |                | 3.8 | ns   |
| t <sub>IOC</sub>                                                     |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>IOCO</sub>                                                    |                | 1.0 |                | 1.1 |                | 1.6 | ns   |
| t <sub>IOCOMB</sub>                                                  |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOSU</sub>                                                    | 1.2            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>IOH</sub>                                                     | 0.3            |     | 0.4            |     | 0.5            |     | ns   |
| t <sub>IOCLR</sub>                                                   |                | 1.0 |                | 1.1 |                | 1.6 | ns   |
| t <sub>OD1</sub>                                                     |                | 1.9 |                | 2.3 |                | 3.0 | ns   |
| t <sub>OD2</sub>                                                     |                | 1.4 |                | 1.8 |                | 2.5 | ns   |
| t <sub>OD3</sub>                                                     |                | 4.4 |                | 5.2 |                | 7.0 | ns   |
| t <sub>XZ</sub>                                                      |                | 2.7 |                | 3.1 |                | 4.3 | ns   |
| t <sub>ZX1</sub>                                                     |                | 2.7 |                | 3.1 |                | 4.3 | ns   |
| t <sub>ZX2</sub>                                                     |                | 2.2 |                | 2.6 |                | 3.8 | ns   |
| t <sub>ZX3</sub>                                                     |                | 5.2 |                | 6.0 |                | 8.3 | ns   |
| t <sub>INREG</sub>                                                   |                | 3.4 |                | 4.1 |                | 5.5 | ns   |
| t <sub>IOFD</sub>                                                    |                | 0.8 |                | 1.3 |                | 2.4 | ns   |
| t <sub>INCOMB</sub>                                                  |                | 0.8 |                | 1.3 |                | 2.4 | ns   |

| Table 35. EPF10K30E Device Interconnect Timing Microparameters         Note (1) |                |     |         |                |     |          |      |
|---------------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|
| Symbol                                                                          | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                                 | Min            | Max | Min     | Max            | Min | Max      |      |
| t <sub>DIN2IOE</sub>                                                            |                | 1.8 |         | 2.4            |     | 2.9      | ns   |
| t <sub>DIN2LE</sub>                                                             |                | 1.5 |         | 1.8            |     | 2.4      | ns   |
| t <sub>DIN2DATA</sub>                                                           |                | 1.5 |         | 1.8            |     | 2.2      | ns   |
| t <sub>DCLK2IOE</sub>                                                           |                | 2.2 |         | 2.6            |     | 3.0      | ns   |
| t <sub>DCLK2LE</sub>                                                            |                | 1.5 |         | 1.8            |     | 2.4      | ns   |
| t <sub>SAMELAB</sub>                                                            |                | 0.1 |         | 0.2            |     | 0.3      | ns   |
| t <sub>SAMEROW</sub>                                                            |                | 2.0 |         | 2.4            |     | 2.7      | ns   |
| t <sub>SAMECOLUMN</sub>                                                         |                | 0.7 |         | 1.0            |     | 0.8      | ns   |
| t <sub>DIFFROW</sub>                                                            |                | 2.7 |         | 3.4            |     | 3.5      | ns   |
| t <sub>TWOROWS</sub>                                                            |                | 4.7 |         | 5.8            |     | 6.2      | ns   |
| t <sub>LEPERIPH</sub>                                                           |                | 2.7 |         | 3.4            |     | 3.8      | ns   |
| t <sub>LABCARRY</sub>                                                           |                | 0.3 |         | 0.4            |     | 0.5      | ns   |
| t <sub>LABCASC</sub>                                                            |                | 0.8 |         | 0.8            |     | 1.1      | ns   |

| Table 36. EPF10K30E External Timing Parameters     Notes (1), (2) |                |     |         |                |     |          |      |
|-------------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|
| Symbol                                                            | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                   | Min            | Max | Min     | Max            | Min | Max      |      |
| t <sub>DRR</sub>                                                  |                | 8.0 |         | 9.5            |     | 12.5     | ns   |
| t <sub>INSU</sub> (3)                                             | 2.1            |     | 2.5     |                | 3.9 |          | ns   |
| t <sub>INH</sub> (3)                                              | 0.0            |     | 0.0     |                | 0.0 |          | ns   |
| t <sub>оитсо</sub> (3)                                            | 2.0            | 4.9 | 2.0     | 5.9            | 2.0 | 7.6      | ns   |
| t <sub>INSU</sub> (4)                                             | 1.1            |     | 1.5     |                | -   |          | ns   |
| t <sub>INH</sub> (4)                                              | 0.0            |     | 0.0     |                | -   |          | ns   |
| t <sub>оитсо</sub> (4)                                            | 0.5            | 3.9 | 0.5     | 4.9            | -   | -        | ns   |
| t <sub>PCISU</sub>                                                | 3.0            |     | 4.2     |                | -   |          | ns   |
| t <sub>PCIH</sub>                                                 | 0.0            |     | 0.0     |                | -   |          | ns   |
| t <sub>PCICO</sub>                                                | 2.0            | 6.0 | 2.0     | 7.5            | -   | -        | ns   |

| Table 37. EPF10K30E External Bidirectional Timing Parameters       Notes (1), (2) |         |                               |     |                |     |      |    |
|-----------------------------------------------------------------------------------|---------|-------------------------------|-----|----------------|-----|------|----|
| Symbol                                                                            | -1 Spee | -1 Speed Grade -2 Speed Grade |     | -3 Speed Grade |     | Unit |    |
|                                                                                   | Min     | Max                           | Min | Max            | Min | Max  |    |
| t <sub>INSUBIDIR</sub> (3)                                                        | 2.8     |                               | 3.9 |                | 5.2 |      | ns |
| t <sub>INHBIDIR</sub> (3)                                                         | 0.0     |                               | 0.0 |                | 0.0 |      | ns |
| t <sub>INSUBIDIR</sub> (4)                                                        | 3.8     |                               | 4.9 |                | -   |      | ns |
| t <sub>INHBIDIR</sub> (4)                                                         | 0.0     |                               | 0.0 |                | -   |      | ns |
| t <sub>outcobidir</sub> (3)                                                       | 2.0     | 4.9                           | 2.0 | 5.9            | 2.0 | 7.6  | ns |
| t <sub>XZBIDIR</sub> (3)                                                          |         | 6.1                           |     | 7.5            |     | 9.7  | ns |
| t <sub>ZXBIDIR</sub> (3)                                                          |         | 6.1                           |     | 7.5            |     | 9.7  | ns |
| t <sub>OUTCOBIDIR</sub> (4)                                                       | 0.5     | 3.9                           | 0.5 | 4.9            | -   | _    | ns |
| t <sub>XZBIDIR</sub> (4)                                                          |         | 5.1                           |     | 6.5            |     | -    | ns |
| t <sub>ZXBIDIR</sub> (4)                                                          |         | 5.1                           |     | 6.5            |     | -    | ns |

## Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Table 38. EPF10K50E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |         |                                           |     |      |     |     |    |  |
|-----------------------------------------------------------------------------------|---------|-------------------------------------------|-----|------|-----|-----|----|--|
| Symbol                                                                            | -1 Spee | Speed Grade -2 Speed Grade -3 Speed Grade |     | Unit |     |     |    |  |
|                                                                                   | Min     | Max                                       | Min | Max  | Min | Max |    |  |
| t <sub>LUT</sub>                                                                  |         | 0.6                                       |     | 0.9  |     | 1.3 | ns |  |
| t <sub>CLUT</sub>                                                                 |         | 0.5                                       |     | 0.6  |     | 0.8 | ns |  |
| t <sub>RLUT</sub>                                                                 |         | 0.7                                       |     | 0.8  |     | 1.1 | ns |  |
| t <sub>PACKED</sub>                                                               |         | 0.4                                       |     | 0.5  |     | 0.6 | ns |  |
| t <sub>EN</sub>                                                                   |         | 0.6                                       |     | 0.7  |     | 0.9 | ns |  |
| t <sub>CICO</sub>                                                                 |         | 0.2                                       |     | 0.2  |     | 0.3 | ns |  |
| t <sub>CGEN</sub>                                                                 |         | 0.5                                       |     | 0.5  |     | 0.8 | ns |  |
| t <sub>CGENR</sub>                                                                |         | 0.2                                       |     | 0.2  |     | 0.3 | ns |  |
| t <sub>CASC</sub>                                                                 |         | 0.8                                       |     | 1.0  |     | 1.4 | ns |  |
| t <sub>C</sub>                                                                    |         | 0.5                                       |     | 0.6  |     | 0.8 | ns |  |
| t <sub>CO</sub>                                                                   |         | 0.7                                       |     | 0.7  |     | 0.9 | ns |  |
| t <sub>COMB</sub>                                                                 |         | 0.5                                       |     | 0.6  |     | 0.8 | ns |  |
| t <sub>SU</sub>                                                                   | 0.7     |                                           | 0.7 |      | 0.8 |     | ns |  |

## FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 40. EPF10K50E Device EAB Internal Microparameters       Note (1) |         |          |         |          |         |          |      |
|------------------------------------------------------------------------|---------|----------|---------|----------|---------|----------|------|
| Symbol                                                                 | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |
|                                                                        | Min     | Max      | Min     | Max      | Min     | Max      |      |
| t <sub>EABDATA1</sub>                                                  |         | 1.7      |         | 2.0      |         | 2.7      | ns   |
| t <sub>EABDATA1</sub>                                                  |         | 0.6      |         | 0.7      |         | 0.9      | ns   |
| t <sub>EABWE1</sub>                                                    |         | 1.1      |         | 1.3      |         | 1.8      | ns   |
| t <sub>EABWE2</sub>                                                    |         | 0.4      |         | 0.4      |         | 0.6      | ns   |
| t <sub>EABRE1</sub>                                                    |         | 0.8      |         | 0.9      |         | 1.2      | ns   |
| t <sub>EABRE2</sub>                                                    |         | 0.4      |         | 0.4      |         | 0.6      | ns   |
| t <sub>EABCLK</sub>                                                    |         | 0.0      |         | 0.0      |         | 0.0      | ns   |
| t <sub>EABCO</sub>                                                     |         | 0.3      |         | 0.3      |         | 0.5      | ns   |
| t <sub>EABBYPASS</sub>                                                 |         | 0.5      |         | 0.6      |         | 0.8      | ns   |
| t <sub>EABSU</sub>                                                     | 0.9     |          | 1.0     |          | 1.4     |          | ns   |
| t <sub>EABH</sub>                                                      | 0.4     |          | 0.4     |          | 0.6     |          | ns   |
| t <sub>EABCLR</sub>                                                    | 0.3     |          | 0.3     |          | 0.5     |          | ns   |
| t <sub>AA</sub>                                                        |         | 3.2      |         | 3.8      |         | 5.1      | ns   |
| t <sub>WP</sub>                                                        | 2.5     |          | 2.9     |          | 3.9     |          | ns   |
| t <sub>RP</sub>                                                        | 0.9     |          | 1.1     |          | 1.5     |          | ns   |
| t <sub>WDSU</sub>                                                      | 0.9     |          | 1.0     |          | 1.4     |          | ns   |
| t <sub>WDH</sub>                                                       | 0.1     |          | 0.1     |          | 0.2     |          | ns   |
| t <sub>WASU</sub>                                                      | 1.7     |          | 2.0     |          | 2.7     |          | ns   |
| t <sub>WAH</sub>                                                       | 1.8     |          | 2.1     |          | 2.9     |          | ns   |
| t <sub>RASU</sub>                                                      | 3.1     |          | 3.7     |          | 5.0     |          | ns   |
| t <sub>RAH</sub>                                                       | 0.2     |          | 0.2     |          | 0.3     |          | ns   |
| t <sub>WO</sub>                                                        |         | 2.5      |         | 2.9      |         | 3.9      | ns   |
| t <sub>DD</sub>                                                        |         | 2.5      |         | 2.9      |         | 3.9      | ns   |
| t <sub>EABOUT</sub>                                                    |         | 0.5      |         | 0.6      |         | 0.8      | ns   |
| t <sub>EABCH</sub>                                                     | 1.5     |          | 2.0     |          | 2.5     |          | ns   |
| t <sub>EABCL</sub>                                                     | 2.5     |          | 2.9     |          | 3.9     |          | ns   |

| FLEX 10KE Embedded Programmable | e Logic Devices | Data Sheet |
|---------------------------------|-----------------|------------|
|---------------------------------|-----------------|------------|

| Table 41. EPF10K50E Device EAB Internal Timing Macroparameters       Note (1) |                              |     |          |                      |      |      |    |
|-------------------------------------------------------------------------------|------------------------------|-----|----------|----------------------|------|------|----|
| Symbol                                                                        | -1 Speed Grade -2 Speed Grad |     | ed Grade | Grade -3 Speed Grade |      | Unit |    |
|                                                                               | Min                          | Max | Min      | Max                  | Min  | Max  |    |
| t <sub>EABAA</sub>                                                            |                              | 6.4 |          | 7.6                  |      | 10.2 | ns |
| t <sub>EABRCOMB</sub>                                                         | 6.4                          |     | 7.6      |                      | 10.2 |      | ns |
| t <sub>EABRCREG</sub>                                                         | 4.4                          |     | 5.1      |                      | 7.0  |      | ns |
| t <sub>EABWP</sub>                                                            | 2.5                          |     | 2.9      |                      | 3.9  |      | ns |
| t <sub>EABWCOMB</sub>                                                         | 6.0                          |     | 7.0      |                      | 9.5  |      | ns |
| t <sub>EABWCREG</sub>                                                         | 6.8                          |     | 7.8      |                      | 10.6 |      | ns |
| t <sub>EABDD</sub>                                                            |                              | 5.7 |          | 6.7                  |      | 9.0  | ns |
| t <sub>EABDATACO</sub>                                                        |                              | 0.8 |          | 0.9                  |      | 1.3  | ns |
| t <sub>EABDATASU</sub>                                                        | 1.5                          |     | 1.7      |                      | 2.3  |      | ns |
| t <sub>EABDATAH</sub>                                                         | 0.0                          |     | 0.0      |                      | 0.0  |      | ns |
| t <sub>EABWESU</sub>                                                          | 1.3                          |     | 1.4      |                      | 2.0  |      | ns |
| t <sub>EABWEH</sub>                                                           | 0.0                          |     | 0.0      |                      | 0.0  |      | ns |
| t <sub>EABWDSU</sub>                                                          | 1.5                          |     | 1.7      |                      | 2.3  |      | ns |
| t <sub>EABWDH</sub>                                                           | 0.0                          |     | 0.0      |                      | 0.0  |      | ns |
| t <sub>EABWASU</sub>                                                          | 3.0                          |     | 3.6      |                      | 4.8  |      | ns |
| t <sub>EABWAH</sub>                                                           | 0.5                          |     | 0.5      |                      | 0.8  |      | ns |
| t <sub>EABWO</sub>                                                            |                              | 5.1 |          | 6.0                  |      | 8.1  | ns |

| Table 42. EPF10K50E Device Interconnect Timing Microparameters         Note (1) |                |     |                |     |                |     |      |
|---------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                          | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                 | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>DIN2IOE</sub>                                                            |                | 3.5 |                | 4.3 |                | 5.6 | ns   |
| t <sub>DIN2LE</sub>                                                             |                | 2.1 |                | 2.5 |                | 3.4 | ns   |
| t <sub>DIN2DATA</sub>                                                           |                | 2.2 |                | 2.4 |                | 3.1 | ns   |
| t <sub>DCLK2IOE</sub>                                                           |                | 2.9 |                | 3.5 |                | 4.7 | ns   |
| t <sub>DCLK2LE</sub>                                                            |                | 2.1 |                | 2.5 |                | 3.4 | ns   |
| t <sub>SAMELAB</sub>                                                            |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>SAMEROW</sub>                                                            |                | 1.1 |                | 1.1 |                | 1.5 | ns   |
| t <sub>SAMECOLUMN</sub>                                                         |                | 0.8 |                | 1.0 |                | 1.3 | ns   |
| t <sub>DIFFROW</sub>                                                            |                | 1.9 |                | 2.1 |                | 2.8 | ns   |
| t <sub>TWOROWS</sub>                                                            |                | 3.0 |                | 3.2 |                | 4.3 | ns   |
| t <sub>LEPERIPH</sub>                                                           |                | 3.1 |                | 3.3 |                | 3.7 | ns   |
| t <sub>LABCARRY</sub>                                                           |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>LABCASC</sub>                                                            |                | 0.3 |                | 0.3 |                | 0.5 | ns   |

## FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 47. EPF10K100E Device EAB Internal Microparameters       Note (1) |         |          |         |          |         |          |      |
|-------------------------------------------------------------------------|---------|----------|---------|----------|---------|----------|------|
| Symbol                                                                  | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |
|                                                                         | Min     | Max      | Min     | Max      | Min     | Мах      |      |
| t <sub>EABDATA1</sub>                                                   |         | 1.5      |         | 2.0      |         | 2.6      | ns   |
| t <sub>EABDATA1</sub>                                                   |         | 0.0      |         | 0.0      |         | 0.0      | ns   |
| t <sub>EABWE1</sub>                                                     |         | 1.5      |         | 2.0      |         | 2.6      | ns   |
| t <sub>EABWE2</sub>                                                     |         | 0.3      |         | 0.4      |         | 0.5      | ns   |
| t <sub>EABRE1</sub>                                                     |         | 0.3      |         | 0.4      |         | 0.5      | ns   |
| t <sub>EABRE2</sub>                                                     |         | 0.0      |         | 0.0      |         | 0.0      | ns   |
| t <sub>EABCLK</sub>                                                     |         | 0.0      |         | 0.0      |         | 0.0      | ns   |
| t <sub>EABCO</sub>                                                      |         | 0.3      |         | 0.4      |         | 0.5      | ns   |
| t <sub>EABBYPASS</sub>                                                  |         | 0.1      |         | 0.1      |         | 0.2      | ns   |
| t <sub>EABSU</sub>                                                      | 0.8     |          | 1.0     |          | 1.4     |          | ns   |
| t <sub>EABH</sub>                                                       | 0.1     |          | 0.1     |          | 0.2     |          | ns   |
| t <sub>EABCLR</sub>                                                     | 0.3     |          | 0.4     |          | 0.5     |          | ns   |
| t <sub>AA</sub>                                                         |         | 4.0      |         | 5.1      |         | 6.6      | ns   |
| t <sub>WP</sub>                                                         | 2.7     |          | 3.5     |          | 4.7     |          | ns   |
| t <sub>RP</sub>                                                         | 1.0     |          | 1.3     |          | 1.7     |          | ns   |
| t <sub>WDSU</sub>                                                       | 1.0     |          | 1.3     |          | 1.7     |          | ns   |
| t <sub>WDH</sub>                                                        | 0.2     |          | 0.2     |          | 0.3     |          | ns   |
| t <sub>WASU</sub>                                                       | 1.6     |          | 2.1     |          | 2.8     |          | ns   |
| t <sub>WAH</sub>                                                        | 1.6     |          | 2.1     |          | 2.8     |          | ns   |
| t <sub>RASU</sub>                                                       | 3.0     |          | 3.9     |          | 5.2     |          | ns   |
| t <sub>RAH</sub>                                                        | 0.1     |          | 0.1     |          | 0.2     |          | ns   |
| t <sub>WO</sub>                                                         |         | 1.5      |         | 2.0      |         | 2.6      | ns   |
| t <sub>DD</sub>                                                         |         | 1.5      |         | 2.0      |         | 2.6      | ns   |
| t <sub>EABOUT</sub>                                                     |         | 0.2      |         | 0.3      |         | 0.3      | ns   |
| t <sub>EABCH</sub>                                                      | 1.5     |          | 2.0     |          | 2.5     |          | ns   |
| t <sub>EABCL</sub>                                                      | 2.7     |          | 3.5     |          | 4.7     |          | ns   |

Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of

| 2) | Note | (1)   |
|----|------|-------|
| -/ |      | · · / |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.9 |                | 7.6 |                | 9.9 | ns   |
| t <sub>EABRCOMB</sub> | 5.9            |     | 7.6            |     | 9.9            |     | ns   |
| t <sub>EABRCREG</sub> | 5.1            |     | 6.5            |     | 8.5            |     | ns   |
| t <sub>EABWP</sub>    | 2.7            |     | 3.5            |     | 4.7            |     | ns   |

| Table 76. EPF10K200S Device EAB Internal Timing Macroparameters       Note (1) |                |     |                |     |                |     |      |
|--------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                         | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                | Min            | Max | Min            | Мах | Min            | Max |      |
| t <sub>EABAA</sub>                                                             |                | 3.9 |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub>                                                          | 3.9            |     | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub>                                                          | 3.6            |     | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>                                                             | 2.1            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>EABWCOMB</sub>                                                          | 4.8            |     | 8.1            |     | 10.7           |     | ns   |
| t <sub>EABWCREG</sub>                                                          | 5.4            |     | 8.0            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>                                                             |                | 3.8 |                | 5.1 |                | 6.7 | ns   |
| t <sub>EABDATACO</sub>                                                         |                | 0.8 |                | 1.0 |                | 1.3 | ns   |
| t <sub>EABDATASU</sub>                                                         | 1.1            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>                                                          | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>                                                           | 0.7            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABWEH</sub>                                                            | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABWDSU</sub>                                                           | 1.2            |     | 1.8            |     | 2.4            |     | ns   |
| t <sub>EABWDH</sub>                                                            | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>                                                           | 1.9            |     | 3.6            |     | 4.7            |     | ns   |
| t <sub>EABWAH</sub>                                                            | 0.8            |     | 0.5            |     | 0.7            |     | ns   |
| t <sub>EABWO</sub>                                                             |                | 3.1 |                | 4.4 |                | 5.8 | ns   |

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |      |                |      |      |
|----------------------------------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|
| Symbol                                                                                       | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|                                                                                              | Min            | Max | Min            | Мах  | Min            | Max  |      |
| t <sub>DIN2IOE</sub>                                                                         |                | 4.4 |                | 4.8  |                | 5.5  | ns   |
| t <sub>DIN2LE</sub>                                                                          |                | 0.6 |                | 0.6  |                | 0.9  | ns   |
| t <sub>DIN2DATA</sub>                                                                        |                | 1.8 |                | 2.1  |                | 2.8  | ns   |
| t <sub>DCLK2IOE</sub>                                                                        |                | 1.7 |                | 2.0  |                | 2.8  | ns   |
| t <sub>DCLK2LE</sub>                                                                         |                | 0.6 |                | 0.6  |                | 0.9  | ns   |
| t <sub>SAMELAB</sub>                                                                         |                | 0.1 |                | 0.1  |                | 0.2  | ns   |
| t <sub>SAMEROW</sub>                                                                         |                | 3.0 |                | 4.6  |                | 5.7  | ns   |
| t <sub>SAMECOLUMN</sub>                                                                      |                | 3.5 |                | 4.9  |                | 6.4  | ns   |
| t <sub>DIFFROW</sub>                                                                         |                | 6.5 |                | 9.5  |                | 12.1 | ns   |
| t <sub>TWOROWS</sub>                                                                         |                | 9.5 |                | 14.1 |                | 17.8 | ns   |
| tLEPERIPH                                                                                    |                | 5.5 |                | 6.2  |                | 7.2  | ns   |
| t <sub>LABCARRY</sub>                                                                        |                | 0.3 |                | 0.1  |                | 0.2  | ns   |

| Power<br>Consumption   | The supply power (P) for FLEX 10KE devices can be calculated with the following equation:                                                                                                                                                                                                                                                                                                               |         |  |  |  |  |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|
| o en o <b>u</b> mp nom | $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$                                                                                                                                                                                                                                                                                                                          |         |  |  |  |  |  |
|                        | The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in <i>Application Note 74 (Evaluating Power for Altera Devices)</i> . |         |  |  |  |  |  |
|                        | Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.                                                                                                                                                                                                                             |         |  |  |  |  |  |
|                        | The $I_{CCACTIVE}$ value can be calculated with the following equation:                                                                                                                                                                                                                                                                                                                                 |         |  |  |  |  |  |
|                        | $I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} \times \frac{\mu A}{MHz \times LE}$                                                                                                                                                                                                                                                                                                           |         |  |  |  |  |  |
|                        | Where:                                                                                                                                                                                                                                                                                                                                                                                                  |         |  |  |  |  |  |
|                        | <ul> <li>f<sub>MAX</sub> = Maximum operating frequency in MHz</li> <li>N = Total number of LEs used in the device</li> <li>tog<sub>LC</sub> = Average percent of LEs toggling at each clock (typically 12.5%)</li> <li>K = Constant</li> </ul>                                                                                                                                                          |         |  |  |  |  |  |
|                        | Table of provides the constant (K) values for FLEA TOKE devices.                                                                                                                                                                                                                                                                                                                                        |         |  |  |  |  |  |
|                        | Table 80. FLEX 10KE K Constant Values                                                                                                                                                                                                                                                                                                                                                                   |         |  |  |  |  |  |
|                        | Device                                                                                                                                                                                                                                                                                                                                                                                                  | K Value |  |  |  |  |  |
|                        | EPF10K30E                                                                                                                                                                                                                                                                                                                                                                                               | 4.5     |  |  |  |  |  |
|                        | EPF10K50E 4.8                                                                                                                                                                                                                                                                                                                                                                                           |         |  |  |  |  |  |
|                        | EPF10K50S 4.5                                                                                                                                                                                                                                                                                                                                                                                           |         |  |  |  |  |  |
|                        | EPF10K100E 4.5                                                                                                                                                                                                                                                                                                                                                                                          |         |  |  |  |  |  |
|                        | EPF10K130E                                                                                                                                                                                                                                                                                                                                                                                              | 4.6     |  |  |  |  |  |
|                        | EPF10K200E                                                                                                                                                                                                                                                                                                                                                                                              | 4.8     |  |  |  |  |  |

EPF10K200S

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

4.6