Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 24576 | | Number of I/O | 147 | | Number of Gates | 119000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30eqc208-2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Application | Resourc | es Used | | Performance | | Units | |---------------------------------------------|---------|---------|----------------|----------------|----------------|-------| | | LEs | EABs | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade | | | 16-bit loadable counter | 16 | 0 | 285 | 250 | 200 | MHz | | 16-bit accumulator | 16 | 0 | 285 | 250 | 200 | MHz | | 16-to-1 multiplexer (1) | 10 | 0 | 3.5 | 4.9 | 7.0 | ns | | 16-bit multiplier with 3-stage pipeline (2) | 592 | 0 | 156 | 131 | 93 | MHz | | 256 × 16 RAM read cycle speed (2) | 0 | 1 | 196 | 154 | 118 | MHz | | 256 × 16 RAM write cycle | 0 | 1 | 185 | 143 | 106 | MHz | ### Notes: - (1) This application uses combinatorial inputs and outputs. - (2) This application uses registered inputs and outputs. Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$ functions. | Table 6. FLEX 10KE Performance for Complex Designs | | | | | | | | | | |-------------------------------------------------------------|----------|----------------|----------------|----------------|----------------|--|--|--|--| | Application | LEs Used | | Performance | | Units | | | | | | | | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade | | | | | | | 8-bit, 16-tap parallel finite impulse response (FIR) filter | 597 | 192 | 156 | 116 | MSPS | | | | | | 8-bit, 512-point fast Fourier | 1,854 | 23.4 | 28.7 | 38.9 | μ <b>s</b> (1) | | | | | | transform (FFT) function | | 113 | 92 | 68 | MHz | | | | | | a16450 universal asynchronous receiver/transmitter (UART) | 342 | 36 | 28 | 20.5 | MHz | | | | | #### Note: (1) These values are for calculation time. Calculation time = number of clocks required / $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling] Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging. Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device. FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation. FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device. For more information on FLEX device configuration, see the following documents: - Configuration Devices for APEX & FLEX Devices Data Sheet - BitBlaster Serial Download Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - MasterBlaster Download Cable Data Sheet - Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices) FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture. The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800. See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information. # **Embedded Array Block** The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers. Logic functions are implemented by programming the EAB with a read-only pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions such as LPM functions can take advantage of the EAB automatically. The FLEX 10KE EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These small FPGA RAM blocks must be connected together to make RAM blocks of manageable size. The RAM blocks are connected together using multiplexers implemented with more logic blocks. These extra multiplexers cause extra delay, which slows down the RAM block. FPGA RAM blocks are also prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns. The FLEX 10KE enhanced EAB adds dual-port capability to the existing EAB structure. The dual-port structure is ideal for FIFO buffers with one or two clocks. The FLEX 10KE EAB can also support up to 16-bit-wide RAM blocks and is backward-compatible with any design containing FLEX 10K EABs. The FLEX 10KE EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, which allows the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections. Figure 7. FLEX 10KE LAB #### Notes: - (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26. - (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34. Figure 9 shows how an n-bit full adder can be implemented in n+1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal. Figure 9. FLEX 10KE Carry Chain Operation (n-Bit Full Adder) Figure 11 shows the LE operating modes. Figure 11. FLEX 10KE LE Operating Modes #### Normal Mode #### Arithmetic Mode #### **Up/Down Counter Mode** #### Clearable Counter Mode In addition to the six clear and preset modes, FLEX 10KE devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality. Figure 12. FLEX 10KE LE Clear & Preset Modes Figure 14. FLEX 10KE Interconnect Resources #### I/O Element An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers. Interconnect Clock Inputs 4 Dedicated Peripheral Inputs Control Bus OE Register 12 D ENA CLRN Chip-Wide Reset Chip-Wide Output Enable OE[7..0] (1) Programmable Delay Output Register (2) D Q CLK[1..0] ENA Open-Drain CLK[3..2] CLRN Output Slew-Rate ENA[5..0] Control VCC CLRN[1..0] Chip-Wide Reset Input Register (2) Б <u>vçc</u> ENA CLRN Chip-Wide Reset Figure 15. FLEX 10KE Bidirectional I/O Registers Row and Column 2 Dedicated #### Note: (1) All FLEX 10KE devices (except the EPF10K50E and EPF10K200E devices) have a programmable input delay buffer on the input path. #### Row-to-IOE Connections When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel (see Figure 16). Figure 16. FLEX 10KE Row-to-IOE Connections The values for m and n are provided in Table 10. Table 10 lists the FLEX 10KE row-to-IOE interconnect resources. | Table 10. FLEX 10Ki | Table 10. FLEX 10KE Row-to-IOE Interconnect Resources | | | | | | | | | |--------------------------|-------------------------------------------------------|--------------------------|--|--|--|--|--|--|--| | Device | Channels per Row (n) | Row Channels per Pin (m) | | | | | | | | | EPF10K30E | 216 | 27 | | | | | | | | | EPF10K50E<br>EPF10K50S | 216 | 27 | | | | | | | | | EPF10K100E | 312 | 39 | | | | | | | | | EPF10K130E | 312 | 39 | | | | | | | | | EPF10K200E<br>EPF10K200S | 312 | 39 | | | | | | | | #### Column-to-IOE Connections When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17). Figure 17. FLEX 10KE Column-to-IOE Connections The values for m and n are provided in Table 11. Table 11 lists the FLEX 10KE column-to-IOE interconnect resources. | Table 11. FLEX 10 | Table 11. FLEX 10KE Column-to-IOE Interconnect Resources | | | | | | | | | |--------------------------|----------------------------------------------------------|-----------------------------|--|--|--|--|--|--|--| | Device | Channels per Column (n) | Column Channels per Pin (m) | | | | | | | | | EPF10K30E | 24 | 16 | | | | | | | | | EPF10K50E<br>EPF10K50S | 24 | 16 | | | | | | | | | EPF10K100E | 24 | 16 | | | | | | | | | EPF10K130E | 32 | 24 | | | | | | | | | EPF10K200E<br>EPF10K200S | 48 | 40 | | | | | | | | # PCI Pull-Up Clamping Diode Option FLEX 10KE devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the $V_{\rm CCIO}$ value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems. Clamping diodes are controlled on a pin-by-pin basis. When $V_{\rm CCIO}$ is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When $V_{\rm CCIO}$ is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which would allow a device to bridge between a 3.3-V PCI bus and a 5.0-V device. #### Slew-Rate Control The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects the falling edge of the output. # **Open-Drain Output Option** FLEX 10KE devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired- $\mathbb{QR}$ plane. #### MultiVolt I/O Interface The FLEX 10KE device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10KE devices in all packages to interface with systems of differing supply voltages. These devices have one set of $V_{CC}$ pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). | Table 26. EA | B Timing Microparameters Note (1) | | |------------------------|------------------------------------------------------------------------|------------| | Symbol | Parameter | Conditions | | t <sub>EABDATA1</sub> | Data or address delay to EAB for combinatorial input | | | t <sub>EABDATA2</sub> | Data or address delay to EAB for registered input | | | t <sub>EABWE1</sub> | Write enable delay to EAB for combinatorial input | | | t <sub>EABWE2</sub> | Write enable delay to EAB for registered input | | | t <sub>EABRE1</sub> | Read enable delay to EAB for combinatorial input | | | t <sub>EABRE2</sub> | Read enable delay to EAB for registered input | | | t <sub>EABCLK</sub> | EAB register clock delay | | | t <sub>EABCO</sub> | EAB register clock-to-output delay | | | t <sub>EABBYPASS</sub> | Bypass register delay | | | t <sub>EABSU</sub> | EAB register setup time before clock | | | t <sub>EABH</sub> | EAB register hold time after clock | | | t <sub>EABCLR</sub> | EAB register asynchronous clear time to output delay | | | $t_{AA}$ | Address access delay (including the read enable to output delay) | | | $t_{WP}$ | Write pulse width | | | $t_{RP}$ | Read pulse width | | | t <sub>WDSU</sub> | Data setup time before falling edge of write pulse | (5) | | $t_{WDH}$ | Data hold time after falling edge of write pulse | (5) | | t <sub>WASU</sub> | Address setup time before rising edge of write pulse | (5) | | $t_{WAH}$ | Address hold time after falling edge of write pulse | (5) | | t <sub>RASU</sub> | Address setup time with respect to the falling edge of the read enable | | | t <sub>RAH</sub> | Address hold time with respect to the falling edge of the read enable | | | $t_{WO}$ | Write enable to data output valid delay | | | $t_{DD}$ | Data-in to data-out valid delay | | | t <sub>EABOUT</sub> | Data-out delay | | | t <sub>EABCH</sub> | Clock high time | | | t <sub>EABCL</sub> | Clock low time | | Figure 30. EAB Synchronous Timing Waveforms ## **EAB Synchronous Read** ## EAB Synchronous Write (EAB Output Registers Used) Tables 31 through 37 show EPF10K30E device internal and external timing parameters. | Table 31. EPF10 | K30E Device | LE Timing N | 1icroparame | ters (Part 1 | of 2) No | ote (1) | | |---------------------|-------------|----------------|-------------|----------------|----------|---------|------| | Symbol | -1 Spec | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.1 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 1.0 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | Table 41. EPF10 | K50E Device | EAB Interna | l Timing Ma | croparamet | ers Note | (1) | | |------------------------|----------------|-------------|-------------|----------------|----------|----------|------| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 6.4 | | 7.6 | | 10.2 | ns | | t <sub>EABRCOMB</sub> | 6.4 | | 7.6 | | 10.2 | | ns | | t <sub>EABRCREG</sub> | 4.4 | | 5.1 | | 7.0 | | ns | | t <sub>EABWP</sub> | 2.5 | | 2.9 | | 3.9 | | ns | | t <sub>EABWCOMB</sub> | 6.0 | | 7.0 | | 9.5 | | ns | | t <sub>EABWCREG</sub> | 6.8 | | 7.8 | | 10.6 | | ns | | t <sub>EABDD</sub> | | 5.7 | | 6.7 | | 9.0 | ns | | t <sub>EABDATACO</sub> | | 0.8 | | 0.9 | | 1.3 | ns | | t <sub>EABDATASU</sub> | 1.5 | | 1.7 | | 2.3 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 1.3 | | 1.4 | | 2.0 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.5 | | 1.7 | | 2.3 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.8 | | ns | | t <sub>EABWAH</sub> | 0.5 | | 0.5 | | 0.8 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 6.0 | | 8.1 | ns | | Table 42. EPF10 | K50E Device | Interconnec | t Timing Mid | croparamete | ers Note | (1) | | |--------------------------|-------------|-------------|--------------|----------------|----------|----------|------| | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 3.5 | | 4.3 | | 5.6 | ns | | t <sub>DIN2LE</sub> | | 2.1 | | 2.5 | | 3.4 | ns | | t <sub>DIN2DATA</sub> | | 2.2 | | 2.4 | | 3.1 | ns | | t <sub>DCLK2IOE</sub> | | 2.9 | | 3.5 | | 4.7 | ns | | t <sub>DCLK2LE</sub> | | 2.1 | | 2.5 | | 3.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 1.1 | | 1.1 | | 1.5 | ns | | t <sub>SAME</sub> COLUMN | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>DIFFROW</sub> | | 1.9 | | 2.1 | | 2.8 | ns | | t <sub>TWOROWS</sub> | | 3.0 | | 3.2 | | 4.3 | ns | | t <sub>LEPERIPH</sub> | | 3.1 | | 3.3 | | 3.7 | ns | | t <sub>LABCARRY</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>LABCASC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | Table 66. EPF10 | K50S Device | LE Timing N | /licroparame | eters (Part 2 | ? of 2) N | ote (1) | | |--------------------|----------------|-------------|--------------|----------------|-----------|---------|------| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | t <sub>CASC</sub> | | 0.5 | | 0.8 | | 1.0 | ns | | $t_{C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | $t_{CO}$ | | 0.6 | | 0.6 | | 0.7 | ns | | t <sub>COMB</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | $t_{SU}$ | 0.5 | | 0.6 | | 0.7 | | ns | | $t_H$ | 0.5 | | 0.6 | | 0.8 | | ns | | t <sub>PRE</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>CLR</sub> | | 0.8 | | 1.0 | | 1.2 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | Table 67. EPF10 | K50S Device | IOE Timing | Microparam | neters \ | lote (1) | | | |---------------------|----------------|------------|------------|----------------|----------|----------|------| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.3 | | 1.3 | | 1.9 | ns | | $t_{IOC}$ | | 0.3 | | 0.4 | | 0.4 | ns | | t <sub>IOCO</sub> | | 1.7 | | 2.1 | | 2.6 | ns | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>IOSU</sub> | 0.8 | | 1.0 | | 1.3 | | ns | | t <sub>IOH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.4 | ns | | t <sub>OD1</sub> | | 1.2 | | 1.2 | | 1.9 | ns | | t <sub>OD2</sub> | | 0.7 | | 0.8 | | 1.7 | ns | | t <sub>OD3</sub> | | 2.7 | | 3.0 | | 4.3 | ns | | $t_{XZ}$ | | 4.7 | | 5.7 | | 7.5 | ns | | $t_{ZX1}$ | | 4.7 | | 5.7 | | 7.5 | ns | | $t_{ZX2}$ | | 4.2 | | 5.3 | | 7.3 | ns | | $t_{ZX3}$ | | 6.2 | | 7.5 | | 9.9 | ns | | t <sub>INREG</sub> | | 3.5 | | 4.2 | | 5.6 | ns | | t <sub>IOFD</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | $t_{INCOMB}$ | | 1.1 | | 1.3 | | 1.8 | ns | | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit | |------------------------|---------|----------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.4 | | 3.2 | ns | | t <sub>EABDATA2</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>EABWE1</sub> | | 1.0 | | 1.4 | | 1.9 | ns | | t <sub>EABWE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABRE1</sub> | | 0.0 | | 0.0 | | 0.0 | | | t <sub>EABRE2</sub> | | 0.4 | | 0.6 | | 0.8 | | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.8 | | 1.1 | | 1.5 | ns | | t <sub>EABBYPASS</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABSU</sub> | 0.7 | | 1.0 | | 1.3 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.6 | | 0.8 | | ns | | t <sub>EABCLR</sub> | 0.8 | | 1.1 | | 1.5 | | | | $t_{AA}$ | | 2.0 | | 2.8 | | 3.8 | ns | | $t_{WP}$ | 2.0 | | 2.8 | | 3.8 | | ns | | $t_{RP}$ | 1.0 | | 1.4 | | 1.9 | | | | t <sub>WDSU</sub> | 0.5 | | 0.7 | | 0.9 | | ns | | $t_{WDH}$ | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 1.0 | | 1.4 | | 1.9 | | ns | | t <sub>WAH</sub> | 1.5 | | 2.1 | | 2.9 | | ns | | t <sub>RASU</sub> | 1.5 | | 2.1 | | 2.8 | | | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | | | $t_{WO}$ | | 2.1 | | 2.9 | | 4.0 | ns | | t <sub>DD</sub> | | 2.1 | | 2.9 | | 4.0 | ns | | t <sub>EABOUT</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.2 | ns | | $t_{CLUT}$ | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>RLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>PACKED</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>EN</sub> | | 0.6 | | 0.5 | | 0.6 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.3 | | 0.4 | | 0.6 | ns | | t <sub>CGENR</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>CASC</sub> | | 0.7 | | 0.8 | | 1.2 | ns | | $t_C$ | | 0.5 | | 0.6 | | 0.8 | ns | | $t_{\rm CO}$ | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>COMB</sub> | | 0.3 | | 0.6 | | 0.8 | ns | | t <sub>SU</sub> | 0.4 | | 0.6 | | 0.7 | | ns | | t <sub>H</sub> | 1.0 | | 1.1 | | 1.5 | | ns | | t <sub>PRE</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | İ | ns | | Table 74. EPF10I | Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | |---------------------|-------------------------------------------------------------------------------|-----|----------------|-----|----------------|-----|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | $t_{IOD}$ | | 1.8 | | 1.9 | | 2.6 | ns | | | t <sub>IOC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | | t <sub>IOCO</sub> | | 1.7 | | 1.9 | | 2.6 | ns | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>IOSU</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | | t <sub>IOH</sub> | 0.4 | | 0.8 | | 1.1 | | ns | | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | | t <sub>OD1</sub> | | 1.3 | | 0.7 | | 0.9 | ns | | | t <sub>OD2</sub> | | 0.8 | | 0.2 | | 0.4 | ns | | | t <sub>OD3</sub> | | 2.9 | | 3.0 | | 3.9 | ns | | | $t_{XZ}$ | | 5.0 | | 5.3 | | 7.1 | ns | | | t <sub>ZX1</sub> | | 5.0 | | 5.3 | | 7.1 | ns | | | Table 77. EPF10K. | 200S Device | e Interconne | ct Timing M | icroparame | ters (Part 2 | of 2) Not | te (1) | |----------------------|----------------|--------------|----------------|------------|----------------|-----------|--------| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>LABCASC</sub> | | 0.5 | | 1.0 | | 1.4 | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 9.0 | | 12.0 | | 16.0 | ns | | t <sub>INSU</sub> (2) | 3.1 | | 3.7 | | 4.7 | | ns | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (2) | 2.0 | 3.7 | 2.0 | 4.4 | 2.0 | 6.3 | ns | | t <sub>INSU</sub> (3) | 2.1 | | 2.7 | | - | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | - | | ns | | t <sub>outco(3)</sub> | 0.5 | 2.7 | 0.5 | 3.4 | - | - | ns | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 8.9 | _ | - | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-----------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (2) | 2.3 | | 3.4 | | 4.4 | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSUBIDIR</sub> (3) | 3.3 | | 4.4 | | - | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | - | | ns | | toutcobidir (2) | 2.0 | 3.7 | 2.0 | 4.4 | 2.0 | 6.3 | ns | | t <sub>XZBIDIR</sub> (2) | | 6.9 | | 7.6 | | 9.2 | ns | | t <sub>ZXBIDIR</sub> (2) | | 5.9 | | 6.6 | | _ | ns | | t <sub>OUTCOBIDIR</sub> (3) | 0.5 | 2.7 | 0.5 | 3.4 | - | - | ns | | t <sub>XZBIDIR</sub> (3) | | 6.9 | | 7.6 | | 9.2 | ns | | t <sub>ZXBIDIR</sub> (3) | | 5.9 | | 6.6 | | _ | ns | ## Notes to tables: - All timing parameters are described in Tables 24 through 30 in this data sheet. This parameter is measured without the use of the ClockLock or ClockBoost circuits. (2) - (3) This parameter is measured with the use of the ClockLock or ClockBoost circuits.