Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 24576 | | Number of I/O | 147 | | Number of Gates | 119000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30eqc208-2x | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging. Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device. FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation. FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device. Figure 7. FLEX 10KE LAB #### Notes: - (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26. - (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34. #### LE Operating Modes The FLEX 10KE LE can operate in the following four modes: - Normal mode - Arithmetic mode - Up/down counter mode - Clearable counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance. The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs. #### Clearable Counter Mode The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is ANDed with a synchronous clear signal. #### Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. #### Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register. During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset. The clear and preset logic is implemented in one of the following six modes chosen during design entry: - Asynchronous clear - Asynchronous preset - Asynchronous clear and preset - Asynchronous load with clear - Asynchronous load with preset - Asynchronous load without clear or preset Figure 14. FLEX 10KE Interconnect Resources #### I/O Element An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers. | Peripheral<br>Control Signal | EPF10K100E | EPF10K130E | EPF10K200E<br>EPF10K200S | |------------------------------|------------|------------|--------------------------| | OE0 | Row A | Row C | Row G | | OE1 | Row C | Row E | Row I | | OE2 | Row E | Row G | Row K | | OE3 | Row L | Row N | Row R | | OE4 | Row I | Row K | Row O | | OE5 | Row K | Row M | Row Q | | CLKENA0/CLK0/GLOBAL0 | Row F | Row H | Row L | | CLKENA1/OE6/GLOBAL1 | Row D | Row F | Row J | | CLKENA2/CLR0 | Row B | Row D | Row H | | CLKENA3/OE7/GLOBAL2 | Row H | Row J | Row N | | CLKENA4/CLR1 | Row J | Row L | Row P | | CLKENA5/CLK1/GLOBAL3 | Row G | Row I | Row M | Signals on the peripheral control bus can also drive the four global signals, referred to as <code>GLOBALO</code> through <code>GLOBALO</code> in Tables 8 and 9. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus, which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float. The chip-wide output enable pin is an active-high pin ( $DEV_OE$ ) that can be used to tri-state all pins on the device. This option can be set in the Altera software. On EPF10K50E and EPF10K200E devices, the built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin. # SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package to an EPF10K200S device in a 672-pin FineLine BGA package. The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18). Figure 18. SameFrame Pin-Out Example 256-Pin FineLine BGA Packag (Reduced I/O Count or Logic Requirements) 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements) ### PCI Pull-Up Clamping Diode Option FLEX 10KE devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the $V_{\rm CCIO}$ value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems. Clamping diodes are controlled on a pin-by-pin basis. When $V_{\rm CCIO}$ is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When $V_{\rm CCIO}$ is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which would allow a device to bridge between a 3.3-V PCI bus and a 5.0-V device. #### Slew-Rate Control The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects the falling edge of the output. ### **Open-Drain Output Option** FLEX 10KE devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired- $\mathbb{QR}$ plane. #### MultiVolt I/O Interface The FLEX 10KE device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10KE devices in all packages to interface with systems of differing supply voltages. These devices have one set of $V_{CC}$ pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). | Table 17. 32-Bit IDCODE for FLEX 10KE Devices Note (1) | | | | | | | | | | | |--------------------------------------------------------|---------------------|-----------------------|------------------|---|--|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | 1 (1 Bit)<br>(2) | | | | | | | | | EPF10K30E | 0001 | 0001 0000 0011 0000 | 00001101110 | 1 | | | | | | | | EPF10K50E<br>EPF10K50S | 0001 | 0001 0000 0101 0000 | 00001101110 | 1 | | | | | | | | EPF10K100E | 0010 | 0000 0001 0000 0000 | 00001101110 | 1 | | | | | | | | EPF10K130E | 0001 | 0000 0001 0011 0000 | 00001101110 | 1 | | | | | | | | EPF10K200E<br>EPF10K200S | 0001 | 0000 0010 0000 0000 | 00001101110 | 1 | | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. FLEX 10KE devices include weak pull-up resistors on the JTAG pins. For more information, see the following documents: - Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) - BitBlaster Serial Download Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - Jam Programming & Test Language Specification ## **Generic Testing** Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow. Figure 21. FLEX 10KE AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs. # Operating Conditions Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices. | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|----------------------------|-----------------------------------|--------|-------|-------| | | 1 di diffictor | Conditions | 141111 | IVIGA | Oiiit | | $V_{CCINT}$ | Supply voltage | With respect to ground (2) | -0.5 | 3.6 | V | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | V <sub>I</sub> | DC input voltage | | -2.0 | 5.75 | V | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | TJ | Junction temperature | PQFP, TQFP, BGA, and FineLine BGA | | 135 | °C | | | | packages, under bias | | | | | | | Ceramic PGA packages, under bias | | 150 | °C | Timing simulation and delay prediction are available with the Altera Simulator and Timing Analyzer, or with industry-standard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides point-to-point timing delay information, setup and hold time analysis, and device-wide performance analysis. Figure 24 shows the overall timing model, which maps the possible paths to and from the various elements of the FLEX 10KE device. Dedicated Clock/Input Interconnect Logic Embedded Array Block Figures 25 through 28 show the delays that correspond to various paths and functions within the LE, IOE, EAB, and bidirectional timing models. | Table 24. LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | |------------------------------------------------------------|----------------------------------------|-----------|--|--|--|--|--| | Symbol | Parameter | Condition | | | | | | | t <sub>CLR</sub> | LE register clear delay | | | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | | | $t_{CL}$ | Minimum clock low time from clock pin | | | | | | | | Table 25. 10 | E Timing Microparameters Note (1) | | |---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------| | Symbol | Parameter | Conditions | | $t_{IOD}$ | IOE data delay | | | t <sub>IOC</sub> | IOE register control signal delay | | | t <sub>IOCO</sub> | IOE register clock-to-output delay | | | t <sub>IOCOMB</sub> | IOE combinatorial delay | | | t <sub>IOSU</sub> | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear | | | t <sub>IOH</sub> | IOE register hold time for data and enable signals after clock | | | t <sub>IOCLR</sub> | IOE register clear time | | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | $t_{OD2}$ | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | $t_{XZ}$ | IOE output buffer disable delay | | | t <sub>ZX1</sub> | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | $t_{ZX2}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | t <sub>INREG</sub> | IOE input pad and buffer to IOE register delay | | | t <sub>IOFD</sub> | IOE register feedback delay | | | t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.7 | | 2.0 | | 2.7 | ns | | t <sub>EABDATA1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>EABWE1</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | t <sub>EABWE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABRE1</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>EABBYPASS</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.4 | | 0.6 | | ns | | t <sub>EABCLR</sub> | 0.3 | | 0.3 | | 0.5 | | ns | | $t_{AA}$ | | 3.2 | | 3.8 | | 5.1 | ns | | $t_{WP}$ | 2.5 | | 2.9 | | 3.9 | | ns | | $t_{RP}$ | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>WDSU</sub> | 0.9 | | 1.0 | | 1.4 | | ns | | $t_{WDH}$ | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 1.7 | | 2.0 | | 2.7 | | ns | | $t_{WAH}$ | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>RASU</sub> | 3.1 | | 3.7 | | 5.0 | | ns | | t <sub>RAH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | $t_{WO}$ | | 2.5 | | 2.9 | | 3.9 | ns | | t <sub>DD</sub> | | 2.5 | | 2.9 | | 3.9 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.5 | | 2.9 | | 3.9 | | ns | | Table 43. EPF10K50E External Timing Parameters Notes (1), (2) | | | | | | | | | | | |---------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 8.5 | | 10.0 | | 13.5 | ns | | | | | t <sub>INSU</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | | | | t <sub>INH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>outco</sub> | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.7 | - | - | ns | | | | | Table 44. EPF10K50E External Bidirectional Timing Parameters Notes (1), (2) | | | | | | | | | | | |-----------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>INSUBIDIR</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | toutcobidir | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | | t <sub>XZBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | | | | | t <sub>ZXBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | | | | #### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. Tables 45 through 51 show EPF10K100E device internal and external timing parameters. | Symbol | -1 Spee | ed Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------|---------|----------|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 1.0 | | 1.5 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.8 | | 1.1 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | $t_{EN}$ | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | Table 54. EPF10 | K130E Device | EAB Intern | al Micropara | ameters (Pa | art 2 of 2) | Note (1) | | |---------------------|--------------|----------------|--------------|----------------|-------------|----------|------| | Symbol | -1 Spee | -1 Speed Grade | | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{DD}$ | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>EABOUT</sub> | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | Table 55. EPF10K130E Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | |----------------------------------------------------------------------------------|----------------|-----|---------|----------------|------|----------|------|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABAA</sub> | | 5.9 | | 7.5 | | 9.9 | ns | | | t <sub>EABRCOMB</sub> | 5.9 | | 7.5 | | 9.9 | | ns | | | t <sub>EABRCREG</sub> | 5.1 | | 6.4 | | 8.5 | | ns | | | t <sub>EABWP</sub> | 2.7 | | 3.5 | | 4.7 | | ns | | | t <sub>EABWCOMB</sub> | 5.9 | | 7.7 | | 10.3 | | ns | | | t <sub>EABWCREG</sub> | 5.4 | | 7.0 | | 9.4 | | ns | | | t <sub>EABDD</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | t <sub>EABDATACO</sub> | | 0.5 | | 0.7 | | 0.8 | ns | | | t <sub>EABDATASU</sub> | 0.8 | | 1.0 | | 1.4 | | ns | | | t <sub>EABDATAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | | t <sub>EABWESU</sub> | 1.1 | | 1.4 | | 1.9 | | ns | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWDSU</sub> | 1.0 | | 1.3 | | 1.7 | | ns | | | t <sub>EABWDH</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | | t <sub>EABWASU</sub> | 4.1 | | 5.1 | | 6.8 | | ns | | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWO</sub> | | 3.4 | | 4.5 | | 5.9 | ns | | | Symbol | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit | |--------------------------|---------|----------|---------|----------|---------|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 2.8 | | 3.5 | | 4.4 | ns | | t <sub>DIN2LE</sub> | | 0.7 | | 1.2 | | 1.6 | ns | | t <sub>DIN2DATA</sub> | | 1.6 | | 1.9 | | 2.2 | ns | | t <sub>DCLK2IOE</sub> | | 1.6 | | 2.1 | | 2.7 | ns | | t <sub>DCLK2LE</sub> | | 0.7 | | 1.2 | | 1.6 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 1.9 | | 3.4 | | 5.1 | ns | | t <sub>SAME</sub> COLUMN | | 0.9 | | 2.6 | | 4.4 | ns | | t <sub>DIFFROW</sub> | | 2.8 | | 6.0 | | 9.5 | ns | | t <sub>TWOROWS</sub> | | 4.7 | | 9.4 | | 14.6 | ns | | t <sub>LEPERIPH</sub> | | 3.1 | | 4.7 | | 6.9 | ns | | t <sub>LABCARRY</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.2 | | 1.6 | ns | | Table 57. EPF10K130E External Timing ParametersNotes (1), (2) | | | | | | | | | | |---------------------------------------------------------------|----------------|-----|---------|-----------------------|-----|---------|------|--|--| | Symbol | -1 Speed Grade | | -2 Spee | 2 Speed Grade -3 Spee | | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 9.0 | | 12.0 | | 16.0 | ns | | | | t <sub>INSU</sub> (3) | 1.9 | | 2.1 | | 3.0 | | ns | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>outco</sub> (3) | 2.0 | 5.0 | 2.0 | 7.0 | 2.0 | 9.2 | ns | | | | t <sub>INSU</sub> (4) | 0.9 | | 1.1 | | - | | ns | | | | t <sub>INH</sub> (4) | 0.0 | | 0.0 | | - | | ns | | | | t <sub>OUTCO</sub> (4) | 0.5 | 4.0 | 0.5 | 6.0 | - | - | ns | | | | t <sub>PCISU</sub> | 3.0 | | 6.2 | | - | | ns | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 6.9 | _ | _ | ns | | | | Table 64. EPF10K200E External Timing Parameters Notes (1), (2) | | | | | | | | | |------------------------------------------------------------------|----------------|------|---------|----------------|-----|---------|------|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>DRR</sub> | | 10.0 | | 12.0 | | 16.0 | ns | | | t <sub>INSU</sub> | 2.8 | | 3.4 | | 4.4 | | ns | | | t <sub>INH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>OUTCO</sub> | 2.0 | 4.5 | 2.0 | 5.3 | 2.0 | 7.8 | ns | | | t <sub>PCISU</sub> | 3.0 | | 6.2 | | - | | ns | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 8.9 | - | - | ns | | | Table 65. EPF10K200E External Bidirectional Timing Parameters Notes (1), (2) | | | | | | | | | |---------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> | 3.0 | | 4.0 | | 5.5 | | ns | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 4.5 | 2.0 | 5.3 | 2.0 | 7.8 | ns | | | t <sub>XZBIDIR</sub> | | 8.1 | | 9.5 | | 13.0 | ns | | | t <sub>ZXBIDIR</sub> | | 8.1 | | 9.5 | | 13.0 | ns | | #### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. Tables 66 through 79 show EPF10K50S and EPF10K200S device external timing parameters. | Table 66. EPF10k | Table 66. EPF10K50S Device LE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | | |---------------------|--------------------------------------------------------------------------------|-----|---------|--------------------|-----|---------|------|--|--| | Symbol | -1 Speed Grade | | -2 Spee | peed Grade -3 Spee | | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{LUT}$ | | 0.6 | | 0.8 | | 1.1 | ns | | | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | | | t <sub>PACKED</sub> | | 0.2 | | 0.3 | | 0.4 | ns | | | | $t_{EN}$ | | 0.6 | | 0.7 | | 0.9 | ns | | | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | | | Table 76. EPF10K200S Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | |----------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABAA</sub> | | 3.9 | | 6.4 | | 8.4 | ns | | | t <sub>EABRCOMB</sub> | 3.9 | | 6.4 | | 8.4 | | ns | | | t <sub>EABRCREG</sub> | 3.6 | | 5.7 | | 7.6 | | ns | | | t <sub>EABWP</sub> | 2.1 | | 4.0 | | 5.3 | | ns | | | t <sub>EABWCOMB</sub> | 4.8 | | 8.1 | | 10.7 | | ns | | | t <sub>EABWCREG</sub> | 5.4 | | 8.0 | | 10.6 | | ns | | | t <sub>EABDD</sub> | | 3.8 | | 5.1 | | 6.7 | ns | | | t <sub>EABDATA</sub> CO | | 0.8 | | 1.0 | | 1.3 | ns | | | t <sub>EABDATASU</sub> | 1.1 | | 1.6 | | 2.1 | | ns | | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWESU</sub> | 0.7 | | 1.1 | | 1.5 | | ns | | | t <sub>EABWEH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | | t <sub>EABWDSU</sub> | 1.2 | | 1.8 | | 2.4 | | ns | | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWASU</sub> | 1.9 | | 3.6 | | 4.7 | | ns | | | t <sub>EABWAH</sub> | 0.8 | | 0.5 | | 0.7 | | ns | | | t <sub>EABWO</sub> | | 3.1 | | 4.4 | | 5.8 | ns | | | Table 77. EPF10k | Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | | |--------------------------|----------------------------------------------------------------------------------------|-----|---------|---------|---------|---------|------|--|--| | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DIN2IOE</sub> | | 4.4 | | 4.8 | | 5.5 | ns | | | | t <sub>DIN2LE</sub> | | 0.6 | | 0.6 | | 0.9 | ns | | | | t <sub>DIN2DATA</sub> | | 1.8 | | 2.1 | | 2.8 | ns | | | | t <sub>DCLK2IOE</sub> | | 1.7 | | 2.0 | | 2.8 | ns | | | | t <sub>DCLK2LE</sub> | | 0.6 | | 0.6 | | 0.9 | ns | | | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | | t <sub>SAMEROW</sub> | | 3.0 | | 4.6 | | 5.7 | ns | | | | t <sub>SAME</sub> COLUMN | | 3.5 | | 4.9 | | 6.4 | ns | | | | t <sub>DIFFROW</sub> | | 6.5 | | 9.5 | | 12.1 | ns | | | | t <sub>TWOROWS</sub> | | 9.5 | | 14.1 | | 17.8 | ns | | | | t <sub>LEPERIPH</sub> | | 5.5 | | 6.2 | | 7.2 | ns | | | | t <sub>LABCARRY</sub> | | 0.3 | | 0.1 | | 0.2 | ns | | | | Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | |----------------------------------------------------------------------------------------|----------------|-----|---------|---------|-------------------|-----|------|--| | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Speed Grade Ui | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>LABCASC</sub> | | 0.5 | | 1.0 | | 1.4 | ns | | | Symbol | -1 Snee | ed Grade | -2 Snee | d Grade | -3 Spee | Unit | | |------------------------|---------|----------|---------|---------|---------|------|-------| | | Min | Max | Min | Max | Min | Max | Oiiit | | t <sub>DRR</sub> | | 9.0 | | 12.0 | | 16.0 | ns | | t <sub>INSU</sub> (2) | 3.1 | | 3.7 | | 4.7 | | ns | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (2) | 2.0 | 3.7 | 2.0 | 4.4 | 2.0 | 6.3 | ns | | t <sub>INSU</sub> (3) | 2.1 | | 2.7 | | _ | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | | | ns | | t <sub>outco(3)</sub> | 0.5 | 2.7 | 0.5 | 3.4 | - | - | ns | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 8.9 | _ | - | ns | | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Speed Grade | | Unit | | |-----------------------------|---------|----------|---------|---------|----------------|-----|------|--| | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> (2) | 2.3 | | 3.4 | | 4.4 | | ns | | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>INSUBIDIR</sub> (3) | 3.3 | | 4.4 | | - | | ns | | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | - | | ns | | | toutcobidir (2) | 2.0 | 3.7 | 2.0 | 4.4 | 2.0 | 6.3 | ns | | | t <sub>XZBIDIR</sub> (2) | | 6.9 | | 7.6 | | 9.2 | ns | | | t <sub>ZXBIDIR</sub> (2) | | 5.9 | | 6.6 | | _ | ns | | | t <sub>OUTCOBIDIR</sub> (3) | 0.5 | 2.7 | 0.5 | 3.4 | - | - | ns | | | t <sub>XZBIDIR</sub> (3) | | 6.9 | | 7.6 | | 9.2 | ns | | | t <sub>ZXBIDIR</sub> (3) | | 5.9 | | 6.6 | | _ | ns | | #### Notes to tables: - All timing parameters are described in Tables 24 through 30 in this data sheet. This parameter is measured without the use of the ClockLock or ClockBoost circuits. (2) - (3) This parameter is measured with the use of the ClockLock or ClockBoost circuits. # Power Consumption The supply power (P) for FLEX 10KE devices can be calculated with the following equation: $$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$ The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current. The I<sub>CCACTIVE</sub> value can be calculated with the following equation: $$I_{CCACTIVE} = K \times f_{\boldsymbol{MAX}} \times N \times \boldsymbol{tog_{LC}} \times \frac{\mu A}{MHz \times LE}$$ Where: **f**<sub>MAX</sub> = Maximum operating frequency in MHz N = Total number of LEs used in the device tog<sub>LC</sub> = Average percent of LEs toggling at each clock (typically 12.5%) K = Constant Table 80 provides the constant (K) values for FLEX 10KE devices. | Table 80. FLEX 10KE K Constant Values | | | | | | |---------------------------------------|---------|--|--|--|--| | Device | K Value | | | | | | EPF10K30E | 4.5 | | | | | | EPF10K50E | 4.8 | | | | | | EPF10K50S | 4.5 | | | | | | EPF10K100E | 4.5 | | | | | | EPF10K130E | 4.6 | | | | | | EPF10K200E | 4.8 | | | | | | EPF10K200S | 4.6 | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions with no output load. The actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.