Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 216 | | Number of Logic Elements/Cells | 1728 | | Total RAM Bits | 24576 | | Number of I/O | 147 | | Number of Gates | 119000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k30eqi208-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 - Flexible package options - Available in a variety of packages with 144 to 672 pins, including the innovative FineLine BGA<sup>TM</sup> packages (see Tables 3 and 4) - SameFrame<sup>™</sup> pin-out compatibility between FLEX 10KA and FLEX 10KE devices across a range of device densities and pin counts - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic | Table 3. FLEX | Table 3. FLEX 10KE Package Options & I/O Pin Count Notes (1), (2) | | | | | | | | | | | | |---------------|-------------------------------------------------------------------|-----------------|-------------------------|----------------------------|----------------|----------------------------|----------------|----------------|----------------------------|--|--|--| | Device | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-Pin<br>BGA | 672-Pin<br>FineLine<br>BGA | | | | | EPF10K30E | 102 | 147 | | 176 | | 220 | | | 220 (3) | | | | | EPF10K50E | 102 | 147 | 189 | 191 | | 254 | | | 254 (3) | | | | | EPF10K50S | 102 | 147 | 189 | 191 | 220 | 254 | | | 254 (3) | | | | | EPF10K100E | | 147 | 189 | 191 | 274 | 338 | | | 338 (3) | | | | | EPF10K130E | | | 186 | | 274 | 369 | | 424 | 413 | | | | | EPF10K200E | | | | | | | 470 | 470 | 470 | | | | | EPF10K200S | | | 182 | | 274 | 369 | 470 | 470 | 470 | | | | #### Notes: - (1) FLEX 10KE device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), pin-grid array (PGA), and ball-grid array (BGA) packages. - (2) Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When planning device migration, use the I/O pins that are common to all devices. - (3) This option is supported with a 484-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin, 484-pin, and 672-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set. | Table 4. FLEX | Table 4. FLEX 10KE Package Sizes | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------|----------------------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|--|--|--|--| | Device | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA | | | | | | Pitch (mm) | 0.50 | 0.50 | 0.50 | 1.0 | 1.27 | 1.0 | - | 1.27 | 1.0 | | | | | | Area (mm²) | 484 | 936 | 1,197 | 289 | 1,225 | 529 | 3,904 | 2,025 | 729 | | | | | | $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22 | 30.6 × 30.6 | 34.6 × 34.6 | 17×17 | 35×35 | 23 × 23 | 62.5 × 62.5 | 45×45 | 27 × 27 | | | | | # General Description Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device. The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage. Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file. EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals. An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device. ### Logic Array Block An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7). The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE. The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions. The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design. #### Carry Chain The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains. Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. #### LE Operating Modes The FLEX 10KE LE can operate in the following four modes: - Normal mode - Arithmetic mode - Up/down counter mode - Clearable counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance. The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs. #### **Asynchronous Clear** The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it. #### **Asynchronous Preset** An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes. #### Asynchronous Preset & Clear When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register. #### **Asynchronous Load with Clear** When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits. #### **Asynchronous Load with Preset** When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output. #### **Asynchronous Load without Preset or Clear** When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. | Table 17. 32- | Table 17. 32-Bit IDCODE for FLEX 10KE Devices Note (1) | | | | | | | | | | | |--------------------------|--------------------------------------------------------|-----------------------------------------------------------------------|-------------|---|--|--|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) Manufacturer's I (1 Bit) Identity (11 Bits) (2) | | | | | | | | | | | EPF10K30E | 0001 | 0001 0000 0011 0000 | 00001101110 | 1 | | | | | | | | | EPF10K50E<br>EPF10K50S | 0001 | 0001 0000 0101 0000 | 00001101110 | 1 | | | | | | | | | EPF10K100E | 0010 | 0000 0001 0000 0000 | 00001101110 | 1 | | | | | | | | | EPF10K130E | 0001 | 0000 0001 0011 0000 | 00001101110 | 1 | | | | | | | | | EPF10K200E<br>EPF10K200S | 0001 | 0000 0010 0000 0000 | 00001101110 | 1 | | | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. FLEX 10KE devices include weak pull-up resistors on the JTAG pins. For more information, see the following documents: - Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) - BitBlaster Serial Download Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - Jam Programming & Test Language Specification | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|---------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------|-----|-------------------------------------|------| | V <sub>IH</sub> | High-level input voltage | | 1.7, 0.5 × V <sub>CCIO</sub> (8) | | 5.75 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 | | 0.8,<br>0.3 × V <sub>CCIO</sub> (8) | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | $I_{OH} = -8 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | 2.4 | | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | V <sub>CCIO</sub> – 0.2 | | | V | | | 3.3-V high-level PCI output voltage | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V } (9)$ | 0.9 × V <sub>CCIO</sub> | | | V | | | 2.5-V high-level output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | 2.1 | | | V | | | | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | 2.0 | | | V | | | | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | 1.7 | | | V | | V <sub>OL</sub> | 3.3-V low-level TTL output voltage | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10) | | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10) | | | 0.2 | V | | | 3.3-V low-level PCI output voltage | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(10) | | | 0.1 × V <sub>CCIO</sub> | V | | | 2.5-V low-level output voltage | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | | | 0.2 | V | | | | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | | | 0.4 | V | | | | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10) | | | 0.7 | V | | I <sub>I</sub> | Input pin leakage current | $V_I = V_{CCIOmax}$ to 0 V (11) | -10 | | 10 | μA | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = V_{CCIOmax}$ to 0 V (11) | -10 | | 10 | μA | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load, no toggling inputs | | 5 | | mA | | | | V <sub>I</sub> = ground, no load, no toggling inputs (12) | | 10 | | mA | | R <sub>CONF</sub> | Value of I/O pin pull- | V <sub>CCIO</sub> = 3.0 V (13) | 20 | | 50 | k¾ | | | up resistor before and during configuration | V <sub>CCIO</sub> = 2.3 V (13) | 30 | | 80 | k¾ | Figure 28. Synchronous Bidirectional Pin External Timing Model Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols. | Symbol | Parameter | Condition | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------| | t <sub>LUT</sub> | LUT delay for data-in | | | t <sub>CLUT</sub> | LUT delay for carry-in | | | t <sub>RLUT</sub> | LUT delay for LE register feedback | | | t <sub>PACKED</sub> | Data-in to packed register delay | | | t <sub>EN</sub> | LE register enable delay | | | t <sub>CICO</sub> | Carry-in to carry-out delay | | | t <sub>CGEN</sub> | Data-in to carry-out delay | | | t <sub>CGENR</sub> | LE register feedback to carry-out delay | | | t <sub>CASC</sub> | Cascade-in to cascade-out delay | | | $t_{C}$ | LE register control signal delay | | | t <sub>CO</sub> | LE register clock-to-output delay | | | t <sub>COMB</sub> | Combinatorial delay | | | t <sub>SU</sub> | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load | | | $t_H$ | LE register hold time for data and enable signals after clock | | | t <sub>PRE</sub> | LE register preset delay | | | Table 24. LE | Table 24. LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | |------------------|------------------------------------------------------------|--|--|--|--|--|--| | Symbol | Symbol Parameter Condition | | | | | | | | t <sub>CLR</sub> | LE register clear delay | | | | | | | | t <sub>CH</sub> | Minimum clock high time from clock pin | | | | | | | | $t_{CL}$ | Minimum clock low time from clock pin | | | | | | | | Table 25. IOL | E Timing Microparameters Note (1) | | |---------------------|-----------------------------------------------------------------------------------------------------------------------|----------------| | Symbol | Parameter | Conditions | | $t_{IOD}$ | IOE data delay | | | t <sub>IOC</sub> | IOE register control signal delay | | | t <sub>IOCO</sub> | IOE register clock-to-output delay | | | t <sub>IOCOMB</sub> | IOE combinatorial delay | | | t <sub>IOSU</sub> | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear | | | t <sub>IOH</sub> | IOE register hold time for data and enable signals after clock | | | t <sub>IOCLR</sub> | IOE register clear time | | | t <sub>OD1</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | t <sub>OD2</sub> | Output buffer and pad delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>OD3</sub> | Output buffer and pad delay, slow slew rate = on | C1 = 35 pF (4) | | $t_{XZ}$ | IOE output buffer disable delay | | | $t_{ZX1}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (2) | | $t_{ZX2}$ | IOE output buffer enable delay, slow slew rate = off, V <sub>CCIO</sub> = 2.5 V | C1 = 35 pF (3) | | t <sub>ZX3</sub> | IOE output buffer enable delay, slow slew rate = on | C1 = 35 pF (4) | | t <sub>INREG</sub> | IOE input pad and buffer to IOE register delay | | | t <sub>IOFD</sub> | IOE register feedback delay | | | t <sub>INCOMB</sub> | IOE input pad and buffer to FastTrack Interconnect delay | | Figure 30. EAB Synchronous Timing Waveforms ### **EAB Synchronous Read** ### EAB Synchronous Write (EAB Output Registers Used) Tables 31 through 37 show EPF10K30E device internal and external timing parameters. | Table 31. EPF10K30E Device LE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | | | |-----------------------------------------------------------------------------|---------|----------|---------|---------|---------|---------|------|--|--| | Symbol | -1 Spec | ed Grade | -2 Spee | d Grade | -3 Spec | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.1 | ns | | | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 1.0 | ns | | | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | | | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit | |------------------------|---------|---------|---------|----------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 6.4 | | 7.6 | | 8.8 | ns | | t <sub>EABRCOMB</sub> | 6.4 | | 7.6 | | 8.8 | | ns | | t <sub>EABRCREG</sub> | 4.4 | | 5.1 | | 6.0 | | ns | | t <sub>EABWP</sub> | 2.5 | | 2.9 | | 3.3 | | ns | | t <sub>EABWCOMB</sub> | 6.0 | | 7.0 | | 8.0 | | ns | | t <sub>EABWCREG</sub> | 6.8 | | 7.8 | | 9.0 | | ns | | t <sub>EABDD</sub> | | 5.7 | | 6.7 | | 7.7 | ns | | t <sub>EABDATACO</sub> | | 0.8 | | 0.9 | | 1.1 | ns | | t <sub>EABDATASU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.3 | | ns | | t <sub>EABWAH</sub> | 0.5 | | 0.5 | | 0.4 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 6.0 | | 6.8 | ns | | Symbol | -1 Spee | ed Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | |----------------------------|---------|----------|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (3) | 2.8 | | 3.9 | | 5.2 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSUBIDIR</sub> (4) | 3.8 | | 4.9 | | - | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | toutcobidir (3) | 2.0 | 4.9 | 2.0 | 5.9 | 2.0 | 7.6 | ns | | t <sub>XZBIDIR</sub> (3) | | 6.1 | | 7.5 | | 9.7 | ns | | t <sub>ZXBIDIR</sub> (3) | | 6.1 | | 7.5 | | 9.7 | ns | | toutcobidir (4) | 0.5 | 3.9 | 0.5 | 4.9 | - | - | ns | | t <sub>XZBIDIR</sub> (4) | | 5.1 | | 6.5 | | - | ns | | t <sub>ZXBIDIR</sub> (4) | | 5.1 | | 6.5 | | _ | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. Tables 38 through 44 show EPF10K50E device internal and external timing parameters. | Table 38. EPF10I | K50E Device | LE Timing N | /licroparame | eters (Part 1 | of 2) No | ote (1) | | |---------------------|-------------|-------------|--------------|----------------|----------|----------|------| | Symbol | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.6 | | 0.9 | | 1.3 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>RLUT</sub> | | 0.7 | | 0.8 | | 1.1 | ns | | t <sub>PACKED</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EN</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.5 | | 0.5 | | 0.8 | ns | | t <sub>CGENR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CASC</sub> | | 0.8 | | 1.0 | | 1.4 | ns | | $t_{\rm C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | $t_{CO}$ | | 0.7 | | 0.7 | | 0.9 | ns | | t <sub>COMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | $t_{SU}$ | 0.7 | | 0.7 | | 0.8 | | ns | | Table 43. EPF10K50E External Timing Parameters Notes (1), (2) | | | | | | | | | | | |---------------------------------------------------------------|----------------|-----|---------|----------------|-----|---------|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 8.5 | | 10.0 | | 13.5 | ns | | | | | t <sub>INSU</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | | | | t <sub>INH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>outco</sub> | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | | t <sub>PCISU</sub> | 3.0 | | 4.2 | | - | | ns | | | | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | - | | ns | | | | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.7 | - | - | ns | | | | | Table 44. EPF10K50E External Bidirectional Timing Parameters Notes (1), (2) | | | | | | | | | | | | |-----------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|---------|------|--|--|--|--| | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | d Grade | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSUBIDIR</sub> | 2.7 | | 3.2 | | 4.3 | | ns | | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | toutcobidir | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | | | | | t <sub>XZBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | | | | | | t <sub>ZXBIDIR</sub> | | 6.8 | | 7.8 | | 10.1 | ns | | | | | #### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. Tables 45 through 51 show EPF10K100E device internal and external timing parameters. | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | |---------------------|----------------|-----|---------|----------------|-----|----------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 1.0 | | 1.5 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.8 | | 1.1 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | $t_{EN}$ | | 0.2 | | 0.3 | | 0.3 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.5 | | 0.7 | ns | Tables 52 through 58 show EPF10K130E device internal and external timing parameters. | Symbol | -1 Spec | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit | |---------------------|---------|----------|---------|----------|---------|----------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.6 | | 0.9 | | 1.3 | ns | | t <sub>CLUT</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>RLUT</sub> | | 0.7 | | 0.9 | | 0.2 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.5 | | 0.6 | ns | | t <sub>EN</sub> | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>CASC</sub> | | 0.6 | | 0.9 | | 1.2 | ns | | t <sub>C</sub> | | 0.3 | | 0.5 | | 0.6 | ns | | t <sub>CO</sub> | | 0.5 | | 0.7 | | 0.8 | ns | | t <sub>COMB</sub> | | 0.3 | | 0.5 | | 0.6 | ns | | t <sub>SU</sub> | 0.5 | | 0.7 | | 0.8 | | ns | | $t_H$ | 0.6 | | 0.7 | | 1.0 | | ns | | t <sub>PRE</sub> | | 0.9 | | 1.2 | | 1.6 | ns | | t <sub>CLR</sub> | | 0.9 | | 1.2 | | 1.6 | ns | | t <sub>CH</sub> | 1.5 | | 1.5 | | 2.5 | | ns | | $t_{CL}$ | 1.5 | | 1.5 | | 2.5 | | ns | | Symbol | -1 Speed Grade | | -2 Spee | -2 Speed Grade | | ed Grade | Unit | |----------------------|----------------|-----|---------|----------------|-----|----------|------| | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.3 | | 1.5 | | 2.0 | ns | | t <sub>IOC</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>ioco</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>I</sub> OCOMB | | 0.6 | | 0.8 | | 1.0 | ns | | iosu | 1.0 | | 1.2 | | 1.6 | | ns | | t <sub>IOH</sub> | 0.9 | | 0.9 | | 1.4 | | ns | | t <sub>IOCLR</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | OD1 | | 2.8 | | 4.1 | | 5.5 | ns | | $t_{OD2}$ | | 2.8 | | 4.1 | | 5.5 | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |-----------------------------|----------------|-----|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (3) | 2.2 | | 2.4 | | 3.2 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSUBIDIR</sub> (4) | 2.8 | | 3.0 | | - | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | - | | ns | | t <sub>OUTCOBIDIR</sub> (3) | 2.0 | 5.0 | 2.0 | 7.0 | 2.0 | 9.2 | ns | | t <sub>XZBIDIR</sub> (3) | | 5.6 | | 8.1 | | 10.8 | ns | | t <sub>ZXBIDIR</sub> (3) | | 5.6 | | 8.1 | | 10.8 | ns | | toutcobidir (4) | 0.5 | 4.0 | 0.5 | 6.0 | - | - | ns | | t <sub>XZBIDIR</sub> (4) | | 4.6 | | 7.1 | | - | ns | | t <sub>ZXBIDIR</sub> (4) | | 4.6 | | 7.1 | | - | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 24 through 30 in this data sheet. - (2) These parameters are specified by characterization. - (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits. Tables 59 through 65 show EPF10K200E device internal and external timing parameters. | Symbol | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit | |---------------------|---------|----------|---------|---------|---------|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>LUT</sub> | | 0.7 | | 0.8 | | 1.2 | ns | | t <sub>CLUT</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>RLUT</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>PACKED</sub> | | 0.3 | | 0.5 | | 0.7 | ns | | $t_{EN}$ | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.4 | | 0.4 | | 0.6 | ns | | t <sub>CGENR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>CASC</sub> | | 0.7 | | 0.8 | | 1.2 | ns | | $t_{C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | $t_{CO}$ | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>СОМВ</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | $t_{SU}$ | 0.4 | | 0.6 | | 0.7 | | ns | | Symbol | -1 Spee | d Grade | -2 Speed Grade | | -3 Speed Grade | | Unit | |-------------------------|---------|---------|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABWCOMB</sub> | 6.7 | | 8.1 | | 10.7 | | ns | | t <sub>EABWCREG</sub> | 6.6 | | 8.0 | | 10.6 | | ns | | t <sub>EABDD</sub> | | 4.0 | | 5.1 | | 6.7 | ns | | t <sub>EABDATA</sub> CO | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>EABDATASU</sub> | 1.3 | | 1.6 | | 2.1 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | t <sub>EABWEH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>EABWDSU</sub> | 1.5 | | 1.8 | | 2.4 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.7 | | ns | | t <sub>EABWAH</sub> | 0.4 | | 0.5 | | 0.7 | | ns | | t <sub>EABW</sub> O | | 3.4 | | 4.4 | | 5.8 | ns | | Table 63. EPF10k | K200E Device | Interconne | ct Timing M | licroparame | ters No | te (1) | | |-------------------------|--------------|------------|-------------|-------------|---------|----------|------| | Symbol | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 4.2 | | 4.6 | | 5.7 | ns | | t <sub>DIN2LE</sub> | | 1.7 | | 1.7 | | 2.0 | ns | | t <sub>DIN2DATA</sub> | | 1.9 | | 2.1 | | 3.0 | ns | | t <sub>DCLK2IOE</sub> | | 2.5 | | 2.9 | | 4.0 | ns | | t <sub>DCLK2LE</sub> | | 1.7 | | 1.7 | | 2.0 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 2.3 | | 2.6 | | 3.6 | ns | | t <sub>SAMECOLUMN</sub> | | 2.5 | | 2.7 | | 4.1 | ns | | t <sub>DIFFROW</sub> | | 4.8 | | 5.3 | | 7.7 | ns | | t <sub>TWOROWS</sub> | | 7.1 | | 7.9 | | 11.3 | ns | | t <sub>LEPERIPH</sub> | | 7.0 | | 7.6 | | 9.0 | ns | | t <sub>LABCARRY</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.0 | | 1.4 | ns | | Table 74. EPF10K200S Device IOE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | | |-------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | $t_{ZX2}$ | | 4.5 | | 4.8 | | 6.6 | ns | | | | | $t_{ZX3}$ | | 6.6 | | 7.6 | | 10.1 | ns | | | | | t <sub>INREG</sub> | | 3.7 | | 5.7 | | 7.7 | ns | | | | | t <sub>IOFD</sub> | | 1.8 | | 3.4 | | 4.0 | ns | | | | | t <sub>INCOMB</sub> | | 1.8 | | 3.4 | | 4.0 | ns | | | | | Symbol | -1 Spec | ed Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit | |------------------------|---------|----------|---------|---------|---------|----------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.8 | | 2.4 | | 3.2 | ns | | t <sub>EABDATA1</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABWE1</sub> | | 1.1 | | 1.7 | | 2.3 | ns | | t <sub>EABWE2</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABRE1</sub> | | 0 | | 0 | | 0 | ns | | t <sub>EABRE2</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 0.8 | | 0.9 | | 1.2 | ns | | t <sub>EABBYPASS</sub> | | 0.0 | | 0.1 | | 0.1 | ns | | t <sub>EABSU</sub> | 0.7 | | 1.1 | | 1.5 | | ns | | t <sub>EABH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>EABCLR</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | t <sub>AA</sub> | | 2.1 | | 3.7 | | 4.9 | ns | | $t_{WP}$ | 2.1 | | 4.0 | | 5.3 | | ns | | t <sub>RP</sub> | 1.1 | | 1.1 | | 1.5 | | ns | | t <sub>WDSU</sub> | 0.5 | | 1.1 | | 1.5 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | t <sub>WASU</sub> | 1.1 | | 1.6 | | 2.1 | | ns | | t <sub>WAH</sub> | 1.6 | | 2.5 | | 3.3 | | ns | | t <sub>RASU</sub> | 1.6 | | 2.6 | | 3.5 | | ns | | t <sub>RAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>wo</sub> | | 2.0 | | 2.4 | | 3.2 | ns | | t <sub>DD</sub> | | 2.0 | | 2.4 | | 3.2 | ns | | t <sub>EABOUT</sub> | | 0.0 | | 0.1 | | 0.1 | ns | | t <sub>EABCH</sub> | 1.5 | | 2.0 | | 2.5 | | ns | | t <sub>EABCL</sub> | 2.1 | | 2.8 | _ | 3.8 | | ns | # Power Consumption The supply power (P) for FLEX 10KE devices can be calculated with the following equation: $$P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$$ The $I_{CCACTIVE}$ value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current. The I<sub>CCACTIVE</sub> value can be calculated with the following equation: $$I_{CCACTIVE} = K \times f_{\boldsymbol{MAX}} \times N \times \boldsymbol{tog_{LC}} \times \frac{\mu A}{MHz \times LE}$$ Where: $\mathbf{f}_{MAX}$ = Maximum operating frequency in MHz N = Total number of LEs used in the device tog<sub>LC</sub> = Average percent of LEs toggling at each clock (typically 12.5%) K = Constant Table 80 provides the constant (K) values for FLEX 10KE devices. | Table 80. FLEX 10KE K Constant Values | | | | | | | |---------------------------------------|---------|--|--|--|--|--| | Device | K Value | | | | | | | EPF10K30E | 4.5 | | | | | | | EPF10K50E | 4.8 | | | | | | | EPF10K50S | 4.5 | | | | | | | EPF10K100E | 4.5 | | | | | | | EPF10K130E | 4.6 | | | | | | | EPF10K200E | 4.8 | | | | | | | EPF10K200S | 4.6 | | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions with no output load. The actual $I_{CC}$ should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.