



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 216                                                          |
| Number of Logic Elements/Cells | 1728                                                         |
| Total RAM Bits                 | 24576                                                        |
| Number of I/O                  | 102                                                          |
| Number of Gates                | 119000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 144-LQFP                                                     |
| Supplier Device Package        | 144-TQFP (20x20)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k30etc144-1x |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10KE Device Features |                |            |                          |  |  |  |  |
|------------------------------------|----------------|------------|--------------------------|--|--|--|--|
| Feature                            | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S |  |  |  |  |
| Typical gates (1)                  | 100,000        | 130,000    | 200,000                  |  |  |  |  |
| Maximum system gates               | 257,000        | 342,000    | 513,000                  |  |  |  |  |
| Logic elements (LEs)               | 4,992          | 6,656      | 9,984                    |  |  |  |  |
| EABs                               | 12             | 16         | 24                       |  |  |  |  |
| Total RAM bits                     | 49,152         | 65,536     | 98,304                   |  |  |  |  |
| Maximum user I/O pins              | 338            | 413        | 470                      |  |  |  |  |

#### Note to tables:

- (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.
- (2) New EPF10K100B designs should use EPF10K100E devices.

### ...and More Features

- Fabricated on an advanced process and operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock<sup>TM</sup> and ClockBoost<sup>TM</sup> options for reduced clock delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration

#### ■ Flexible interconnect

- FastTrack® Interconnect continuous routing structure for fast, predictable interconnect delays
- Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
- Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
- Tri-state emulation that implements internal tri-state buses
- Up to six global clock signals and four global clear signals

#### ■ Powerful I/O pins

- Individual tri-state output enable control for each pin
- Open-drain option on each I/O pin
- Programmable output slew-rate control to reduce switching noise
- Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
- Supports hot-socketing

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |
| Area (mm²)                                                                                       | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |
| $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6 × 34.6             | 17×17                      | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |

# General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.



For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use device-specific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information.

Figure 1 shows a block diagram of the FLEX 10KE architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.

Embedded Array Block (EAB) I/O Element IOE IOE IOE IOE IOE IOE IOE IOE IOE (IOE) IOE Column Logic Array Interconnect EAB Logic Array Block (LAB) IOE Logic Element (LE) Row EAB Interconnect Local Interconnect Logic Array

Figure 1. FLEX 10KE Device Block Diagram

IOE

IOE

IOE

IOE

IOE

IOE

Embedded Array

FLEX 10KE devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

IOE

IOE

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).

Dedicated Inputs & Global Signals **Dedicated Clocks** Row Interconnect RAM/ROM 256 × 16 512 × 8 data[] 2.048 × 2 ENA FNA rdaddress[] EAB Local ENA Interconnect (2) wraddress[] 4, 8, 16, 32 FΝΔ rden wren outclocken Write Enable inclocken Multiplexers allow read address and read inclock enable registers to be clocked by inclock or outclock outclock signals.

Figure 2. FLEX 10KE Device in Dual-Port RAM Mode Notes (1)

#### Notes:

(1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.

Column Interconnect

(2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

#### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### Asynchronous Preset & Clear

When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### **Asynchronous Load with Clear**

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### **Asynchronous Load without Preset or Clear**

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.

Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively.

| Table 12. ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices |                                                                         |                      |     |     |            |      |  |  |  |
|------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------|-----|-----|------------|------|--|--|--|
| Symbol                                                                 | Parameter                                                               | Condition            | Min | Тур | Max        | Unit |  |  |  |
| $t_R$                                                                  | Input rise time                                                         |                      |     |     | 5          | ns   |  |  |  |
| t <sub>F</sub>                                                         | Input fall time                                                         |                      |     |     | 5          | ns   |  |  |  |
| t <sub>INDUTY</sub>                                                    | Input duty cycle                                                        |                      | 40  |     | 60         | %    |  |  |  |
| f <sub>CLK1</sub>                                                      | Input clock frequency (ClockBoost clock multiplication factor equals 1) |                      | 25  |     | 180        | MHz  |  |  |  |
| f <sub>CLK2</sub>                                                      | Input clock frequency (ClockBoost clock multiplication factor equals 2) |                      | 16  |     | 90         | MHz  |  |  |  |
| f <sub>CLKDEV</sub>                                                    | Input deviation from user specification in the MAX+PLUS II software (1) |                      |     |     | 25,000 (2) | PPM  |  |  |  |
| t <sub>INCLKSTB</sub>                                                  | Input clock stability (measured between adjacent clocks)                |                      |     |     | 100        | ps   |  |  |  |
| t <sub>LOCK</sub>                                                      | Time required for ClockLock or ClockBoost to acquire lock (3)           |                      |     |     | 10         | μs   |  |  |  |
| t <sub>JITTER</sub>                                                    | Jitter on ClockLock or ClockBoost-                                      | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |  |  |  |
|                                                                        | generated clock (4)                                                     | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |  |  |  |
| t <sub>OUTDUTY</sub>                                                   | Duty cycle for ClockLock or ClockBoost-generated clock                  |                      | 40  | 50  | 60         | %    |  |  |  |

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>TM</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15.

| Table 15. FLEX 10KE JTAG Instructions |                                                                                                                                                                                                                      |  |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| JTAG Instruction                      | Description                                                                                                                                                                                                          |  |  |  |
| SAMPLE/PRELOAD                        | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.                                     |  |  |  |
| EXTEST                                | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                               |  |  |  |
| BYPASS                                | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                         |  |  |  |
| USERCODE                              | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                       |  |  |  |
| IDCODE                                | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                |  |  |  |
| ICR Instructions                      | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. |  |  |  |

The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices.

| Table 16. FLEX 10KE Boundary-Scan Register Length |                               |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |
| EPF10K30E                                         | 690                           |  |  |  |
| EPF10K50E<br>EPF10K50S                            | 798                           |  |  |  |
| EPF10K100E                                        | 1,050                         |  |  |  |
| EPF10K130E                                        | 1,308                         |  |  |  |
| EPF10K200E<br>EPF10K200S                          | 1,446                         |  |  |  |

| Table 17. 32-Bit IDCODE for FLEX 10KE Devices Note (1) |                     |                       |                                   |                  |  |  |  |  |
|--------------------------------------------------------|---------------------|-----------------------|-----------------------------------|------------------|--|--|--|--|
| Device                                                 |                     | IDCODE (32 Bits)      |                                   |                  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |
| EPF10K30E                                              | 0001                | 0001 0000 0011 0000   | 00001101110                       | 1                |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                 | 0001                | 0001 0000 0101 0000   | 00001101110                       | 1                |  |  |  |  |
| EPF10K100E                                             | 0010                | 0000 0001 0000 0000   | 00001101110                       | 1                |  |  |  |  |
| EPF10K130E                                             | 0001                | 0000 0001 0011 0000   | 00001101110                       | 1                |  |  |  |  |
| EPF10K200E<br>EPF10K200S                               | 0001                | 0000 0010 0000 0000   | 00001101110                       | 1                |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

## **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



# Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Symbol            | Parameter                  | Conditions                        | Min    | Max   | Unit  |
|-------------------|----------------------------|-----------------------------------|--------|-------|-------|
|                   | 1 di diffictor             | Conditions                        | 141111 | IVIGA | Oiiit |
| $V_{CCINT}$       | Supply voltage             | With respect to ground (2)        | -0.5   | 3.6   | V     |
| V <sub>CCIO</sub> |                            |                                   | -0.5   | 4.6   | V     |
| V <sub>I</sub>    | DC input voltage           |                                   | -2.0   | 5.75  | V     |
| I <sub>OUT</sub>  | DC output current, per pin |                                   | -25    | 25    | mA    |
| T <sub>STG</sub>  | Storage temperature        | No bias                           | -65    | 150   | ° C   |
| T <sub>AMB</sub>  | Ambient temperature        | Under bias                        | -65    | 135   | °C    |
| T <sub>J</sub>    | Junction temperature       | PQFP, TQFP, BGA, and FineLine BGA |        | 135   | °C    |
|                   |                            | packages, under bias              |        |       |       |
|                   |                            | Ceramic PGA packages, under bias  |        | 150   | °C    |

| Symbol             | Parameter                                           | Conditions         | Min         | Max               | Unit |
|--------------------|-----------------------------------------------------|--------------------|-------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |
| VI                 | Input voltage                                       | (5)                | -0.5        | 5.75              | V    |
| Vo                 | Output voltage                                      |                    | 0           | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use | 0           | 70                | ° C  |
|                    |                                                     | For industrial use | -40         | 85                | ° C  |
| T <sub>J</sub>     | Operating temperature                               | For commercial use | 0           | 85                | ° C  |
|                    |                                                     | For industrial use | -40         | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                    |             | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                    |             | 40                | ns   |

|                    | 1. 2.5-V EPF10K30E, EPF10K50S,<br>nended Operating Conditions | EPF10K100E, EPF10K13 | 30E & EPF10K20   | 00S Device        |      |
|--------------------|---------------------------------------------------------------|----------------------|------------------|-------------------|------|
| Symbol             | Parameter                                                     | Conditions           | Min              | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers           | (3), (4)             | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation            | (3), (4)             | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation            | (3), (4)             | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>I</sub>     | Input voltage                                                 | (5)                  | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                                |                      | 0                | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                           | For commercial use   | 0                | 70                | ° C  |
|                    |                                                               | For industrial use   | -40              | 85                | ° C  |
| TJ                 | Operating temperature                                         | For commercial use   | 0                | 85                | ° C  |
|                    |                                                               | For industrial use   | -40              | 100               | ° C  |
| t <sub>R</sub>     | Input rise time                                               |                      |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                               |                      |                  | 40                | ns   |

Figure 25. FLEX 10KE Device LE Timing Model





Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols.

| Symbol              | Parameter                                                                                                                            | Condition |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|
| t <sub>LUT</sub>    | LUT delay for data-in                                                                                                                |           |
| t <sub>CLUT</sub>   | LUT delay for carry-in                                                                                                               |           |
| t <sub>RLUT</sub>   | LUT delay for LE register feedback                                                                                                   |           |
| t <sub>PACKED</sub> | Data-in to packed register delay                                                                                                     |           |
| t <sub>EN</sub>     | LE register enable delay                                                                                                             |           |
| t <sub>CICO</sub>   | Carry-in to carry-out delay                                                                                                          |           |
| t <sub>CGEN</sub>   | Data-in to carry-out delay                                                                                                           |           |
| t <sub>CGENR</sub>  | LE register feedback to carry-out delay                                                                                              |           |
| t <sub>CASC</sub>   | Cascade-in to cascade-out delay                                                                                                      |           |
| $t_{C}$             | LE register control signal delay                                                                                                     |           |
| t <sub>CO</sub>     | LE register clock-to-output delay                                                                                                    |           |
| t <sub>COMB</sub>   | Combinatorial delay                                                                                                                  |           |
| t <sub>SU</sub>     | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load |           |
| $t_H$               | LE register hold time for data and enable signals after clock                                                                        |           |
| t <sub>PRE</sub>    | LE register preset delay                                                                                                             |           |

| Table 37. EPF10K30E External Bidirectional Timing Parameters Notes (1), (2) |               |     |                         |     |                |     |      |  |
|-----------------------------------------------------------------------------|---------------|-----|-------------------------|-----|----------------|-----|------|--|
| Symbol                                                                      | -1 Speed Grad |     | ed Grade -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                             | Min           | Max | Min                     | Max | Min            | Max |      |  |
| t <sub>INSUBIDIR</sub> (3)                                                  | 2.8           |     | 3.9                     |     | 5.2            |     | ns   |  |
| t <sub>INHBIDIR</sub> (3)                                                   | 0.0           |     | 0.0                     |     | 0.0            |     | ns   |  |
| t <sub>INSUBIDIR</sub> (4)                                                  | 3.8           |     | 4.9                     |     | -              |     | ns   |  |
| t <sub>INHBIDIR</sub> (4)                                                   | 0.0           |     | 0.0                     |     | _              |     | ns   |  |
| t <sub>OUTCOBIDIR</sub> (3)                                                 | 2.0           | 4.9 | 2.0                     | 5.9 | 2.0            | 7.6 | ns   |  |
| t <sub>XZBIDIR</sub> (3)                                                    |               | 6.1 |                         | 7.5 |                | 9.7 | ns   |  |
| t <sub>ZXBIDIR</sub> (3)                                                    |               | 6.1 |                         | 7.5 |                | 9.7 | ns   |  |
| t <sub>OUTCOBIDIR</sub> (4)                                                 | 0.5           | 3.9 | 0.5                     | 4.9 | _              | _   | ns   |  |
| t <sub>XZBIDIR</sub> (4)                                                    |               | 5.1 |                         | 6.5 |                | _   | ns   |  |
| t <sub>ZXBIDIR</sub> (4)                                                    |               | 5.1 |                         | 6.5 |                | _   | ns   |  |

#### Notes to tables:

- (1) All timing parameters are described in Tables 24 through 30 in this data sheet.
- (2) These parameters are specified by characterization.
- (3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.
- (4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Symbol              | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |
|---------------------|---------|----------------|-----|----------------|-----|----------|------|
|                     | Min     | Max            | Min | Max            | Min | Max      |      |
| $t_{LUT}$           |         | 0.6            |     | 0.9            |     | 1.3      | ns   |
| $t_{CLUT}$          |         | 0.5            |     | 0.6            |     | 0.8      | ns   |
| $t_{RLUT}$          |         | 0.7            |     | 0.8            |     | 1.1      | ns   |
| t <sub>PACKED</sub> |         | 0.4            |     | 0.5            |     | 0.6      | ns   |
| $t_{EN}$            |         | 0.6            |     | 0.7            |     | 0.9      | ns   |
| $t_{CICO}$          |         | 0.2            |     | 0.2            |     | 0.3      | ns   |
| t <sub>CGEN</sub>   |         | 0.5            |     | 0.5            |     | 0.8      | ns   |
| t <sub>CGENR</sub>  |         | 0.2            |     | 0.2            |     | 0.3      | ns   |
| $t_{CASC}$          |         | 0.8            |     | 1.0            |     | 1.4      | ns   |
| $t_C$               |         | 0.5            |     | 0.6            |     | 0.8      | ns   |
| $t_{\rm CO}$        |         | 0.7            |     | 0.7            |     | 0.9      | ns   |
| t <sub>COMB</sub>   |         | 0.5            |     | 0.6            |     | 8.0      | ns   |
| $t_{SU}$            | 0.7     |                | 0.7 |                | 0.8 |          | ns   |

| Table 41. EPF10        | K50E Device | EAB Interna | l Timing Ma | croparamet     | ers Note | (1)      |      |
|------------------------|-------------|-------------|-------------|----------------|----------|----------|------|
| Symbol                 | -1 Spee     | d Grade     | -2 Spee     | -2 Speed Grade |          | ed Grade | Unit |
|                        | Min         | Max         | Min         | Max            | Min      | Max      |      |
| t <sub>EABAA</sub>     |             | 6.4         |             | 7.6            |          | 10.2     | ns   |
| t <sub>EABRCOMB</sub>  | 6.4         |             | 7.6         |                | 10.2     |          | ns   |
| t <sub>EABRCREG</sub>  | 4.4         |             | 5.1         |                | 7.0      |          | ns   |
| t <sub>EABWP</sub>     | 2.5         |             | 2.9         |                | 3.9      |          | ns   |
| t <sub>EABWCOMB</sub>  | 6.0         |             | 7.0         |                | 9.5      |          | ns   |
| t <sub>EABWCREG</sub>  | 6.8         |             | 7.8         |                | 10.6     |          | ns   |
| t <sub>EABDD</sub>     |             | 5.7         |             | 6.7            |          | 9.0      | ns   |
| t <sub>EABDATACO</sub> |             | 0.8         |             | 0.9            |          | 1.3      | ns   |
| t <sub>EABDATASU</sub> | 1.5         |             | 1.7         |                | 2.3      |          | ns   |
| t <sub>EABDATAH</sub>  | 0.0         |             | 0.0         |                | 0.0      |          | ns   |
| t <sub>EABWESU</sub>   | 1.3         |             | 1.4         |                | 2.0      |          | ns   |
| t <sub>EABWEH</sub>    | 0.0         |             | 0.0         |                | 0.0      |          | ns   |
| t <sub>EABWDSU</sub>   | 1.5         |             | 1.7         |                | 2.3      |          | ns   |
| t <sub>EABWDH</sub>    | 0.0         |             | 0.0         |                | 0.0      |          | ns   |
| t <sub>EABWASU</sub>   | 3.0         |             | 3.6         |                | 4.8      |          | ns   |
| t <sub>EABWAH</sub>    | 0.5         |             | 0.5         |                | 0.8      |          | ns   |
| t <sub>EABWO</sub>     |             | 5.1         |             | 6.0            |          | 8.1      | ns   |

| Table 42. EPF10          | K50E Device    | Interconnec | t Timing Mid   | croparamete | ers Note | (1)      |      |
|--------------------------|----------------|-------------|----------------|-------------|----------|----------|------|
| Symbol                   | -1 Speed Grade |             | -2 Speed Grade |             | -3 Spec  | ed Grade | Unit |
|                          | Min            | Max         | Min            | Max         | Min      | Max      |      |
| t <sub>DIN2IOE</sub>     |                | 3.5         |                | 4.3         |          | 5.6      | ns   |
| t <sub>DIN2LE</sub>      |                | 2.1         |                | 2.5         |          | 3.4      | ns   |
| t <sub>DIN2DATA</sub>    |                | 2.2         |                | 2.4         |          | 3.1      | ns   |
| t <sub>DCLK2IOE</sub>    |                | 2.9         |                | 3.5         |          | 4.7      | ns   |
| t <sub>DCLK2LE</sub>     |                | 2.1         |                | 2.5         |          | 3.4      | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1         |                | 0.1         |          | 0.2      | ns   |
| t <sub>SAMEROW</sub>     |                | 1.1         |                | 1.1         |          | 1.5      | ns   |
| t <sub>SAME</sub> COLUMN |                | 0.8         |                | 1.0         |          | 1.3      | ns   |
| t <sub>DIFFROW</sub>     |                | 1.9         |                | 2.1         |          | 2.8      | ns   |
| t <sub>TWOROWS</sub>     |                | 3.0         |                | 3.2         |          | 4.3      | ns   |
| t <sub>LEPERIPH</sub>    |                | 3.1         |                | 3.3         |          | 3.7      | ns   |
| t <sub>LABCARRY</sub>    |                | 0.1         |                | 0.1         |          | 0.2      | ns   |
| t <sub>LABCASC</sub>     |                | 0.3         |                | 0.3         |          | 0.5      | ns   |

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10I    | 1              |     | ····oroparan |                | ote (1) |                |    |
|---------------------|----------------|-----|--------------|----------------|---------|----------------|----|
| Symbol              | -1 Speed Grade |     | -2 Spee      | -2 Speed Grade |         | -3 Speed Grade |    |
|                     | Min            | Max | Min          | Max            | Min     | Max            |    |
| $t_{LUT}$           |                | 0.6 |              | 0.9            |         | 1.3            | ns |
| t <sub>CLUT</sub>   |                | 0.6 |              | 0.8            |         | 1.0            | ns |
| t <sub>RLUT</sub>   |                | 0.7 |              | 0.9            |         | 0.2            | ns |
| t <sub>PACKED</sub> |                | 0.3 |              | 0.5            |         | 0.6            | ns |
| t <sub>EN</sub>     |                | 0.2 |              | 0.3            |         | 0.4            | ns |
| t <sub>CICO</sub>   |                | 0.1 |              | 0.1            |         | 0.2            | ns |
| t <sub>CGEN</sub>   |                | 0.4 |              | 0.6            |         | 0.8            | ns |
| t <sub>CGENR</sub>  |                | 0.1 |              | 0.1            |         | 0.2            | ns |
| t <sub>CASC</sub>   |                | 0.6 |              | 0.9            |         | 1.2            | ns |
| $t_{C}$             |                | 0.3 |              | 0.5            |         | 0.6            | ns |
| t <sub>CO</sub>     |                | 0.5 |              | 0.7            |         | 0.8            | ns |
| t <sub>COMB</sub>   |                | 0.3 |              | 0.5            |         | 0.6            | ns |
| t <sub>SU</sub>     | 0.5            |     | 0.7          |                | 0.8     |                | ns |
| $t_H$               | 0.6            |     | 0.7          |                | 1.0     |                | ns |
| t <sub>PRE</sub>    |                | 0.9 |              | 1.2            |         | 1.6            | ns |
| t <sub>CLR</sub>    |                | 0.9 |              | 1.2            |         | 1.6            | ns |
| t <sub>CH</sub>     | 1.5            |     | 1.5          |                | 2.5     |                | ns |
| t <sub>CL</sub>     | 1.5            |     | 1.5          |                | 2.5     |                | ns |

| Symbol               | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                      | Min            | Max | Min            | Max | Min            | Max |      |
| $t_{IOD}$            |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>     |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>ioco</sub>    |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>I</sub> OCOMB |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| iosu                 | 1.0            |     | 1.2            |     | 1.6            |     | ns   |
| t <sub>IOH</sub>     | 0.9            |     | 0.9            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| OD1                  |                | 2.8 |                | 4.1 |                | 5.5 | ns   |
| $t_{OD2}$            |                | 2.8 |                | 4.1 |                | 5.5 | ns   |

| Symbol                   | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|--------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                          | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>DIN2IOE</sub>     |                | 2.8 |                | 3.5 |                | 4.4  | ns   |
| t <sub>DIN2LE</sub>      |                | 0.7 |                | 1.2 |                | 1.6  | ns   |
| t <sub>DIN2DATA</sub>    |                | 1.6 |                | 1.9 |                | 2.2  | ns   |
| t <sub>DCLK2IOE</sub>    |                | 1.6 |                | 2.1 |                | 2.7  | ns   |
| t <sub>DCLK2LE</sub>     |                | 0.7 |                | 1.2 |                | 1.6  | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1 |                | 0.2 |                | 0.2  | ns   |
| t <sub>SAMEROW</sub>     |                | 1.9 |                | 3.4 |                | 5.1  | ns   |
| t <sub>SAME</sub> COLUMN |                | 0.9 |                | 2.6 |                | 4.4  | ns   |
| t <sub>DIFFROW</sub>     |                | 2.8 |                | 6.0 |                | 9.5  | ns   |
| t <sub>TWOROWS</sub>     |                | 4.7 |                | 9.4 |                | 14.6 | ns   |
| t <sub>LEPERIPH</sub>    |                | 3.1 |                | 4.7 |                | 6.9  | ns   |
| t <sub>LABCARRY</sub>    |                | 0.6 |                | 0.8 |                | 1.0  | ns   |
| t <sub>LABCASC</sub>     |                | 0.9 |                | 1.2 |                | 1.6  | ns   |

| Table 57. EPF10K       | 130E Extern    | al Timing Pa | arameters      | Notes (1), | (2)            |      |      |  |
|------------------------|----------------|--------------|----------------|------------|----------------|------|------|--|
| Symbol                 | -1 Speed Grade |              | -2 Speed Grade |            | -3 Speed Grade |      | Unit |  |
|                        | Min            | Max          | Min            | Max        | Min            | Max  |      |  |
| t <sub>DRR</sub>       |                | 9.0          |                | 12.0       |                | 16.0 | ns   |  |
| t <sub>INSU</sub> (3)  | 1.9            |              | 2.1            |            | 3.0            |      | ns   |  |
| t <sub>INH</sub> (3)   | 0.0            |              | 0.0            |            | 0.0            |      | ns   |  |
| t <sub>outco</sub> (3) | 2.0            | 5.0          | 2.0            | 7.0        | 2.0            | 9.2  | ns   |  |
| t <sub>INSU</sub> (4)  | 0.9            |              | 1.1            |            | -              |      | ns   |  |
| t <sub>INH</sub> (4)   | 0.0            |              | 0.0            |            | -              |      | ns   |  |
| t <sub>OUTCO</sub> (4) | 0.5            | 4.0          | 0.5            | 6.0        | -              | -    | ns   |  |
| t <sub>PCISU</sub>     | 3.0            |              | 6.2            |            | -              |      | ns   |  |
| t <sub>PCIH</sub>      | 0.0            |              | 0.0            |            | -              |      | ns   |  |
| t <sub>PCICO</sub>     | 2.0            | 6.0          | 2.0            | 6.9        | _              | _    | ns   |  |

| Table 77. EPF10K.    | 200S Device | e Interconne               | ct Timing M | icroparame | ters (Part 2 | of 2) Not | te (1) |
|----------------------|-------------|----------------------------|-------------|------------|--------------|-----------|--------|
| Symbol               | -1 Spee     | I Speed Grade -3 Speed Gra |             | d Grade    | Unit         |           |        |
|                      | Min         | Max                        | Min         | Max        | Min          | Max       |        |
| t <sub>LABCASC</sub> |             | 0.5                        |             | 1.0        |              | 1.4       | ns     |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit  |
|------------------------|----------------|-----|----------------|------|----------------|------|-------|
|                        | Min            | Max | Min            | Max  | Min            | Max  | Oiiit |
| t <sub>DRR</sub>       |                | 9.0 |                | 12.0 |                | 16.0 | ns    |
| t <sub>INSU</sub> (2)  | 3.1            |     | 3.7            |      | 4.7            |      | ns    |
| t <sub>INH</sub> (2)   | 0.0            |     | 0.0            |      | 0.0            |      | ns    |
| t <sub>оитсо</sub> (2) | 2.0            | 3.7 | 2.0            | 4.4  | 2.0            | 6.3  | ns    |
| t <sub>INSU</sub> (3)  | 2.1            |     | 2.7            |      | _              |      | ns    |
| t <sub>INH</sub> (3)   | 0.0            |     | 0.0            |      | -              |      | ns    |
| t <sub>outco(3)</sub>  | 0.5            | 2.7 | 0.5            | 3.4  | -              | -    | ns    |
| t <sub>PCISU</sub>     | 3.0            |     | 4.2            |      | _              |      | ns    |
| t <sub>PCIH</sub>      | 0.0            |     | 0.0            |      | -              |      | ns    |
| t <sub>PCICO</sub>     | 2.0            | 6.0 | 2.0            | 8.9  | _              | -    | ns    |

| Symbol                      | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                             | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>INSUBIDIR</sub> (2)  | 2.3            |     | 3.4            |     | 4.4            |     | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>INSUBIDIR</sub> (3)  | 3.3            |     | 4.4            |     | -              |     | ns   |
| t <sub>INHBIDIR</sub> (3)   | 0.0            |     | 0.0            |     | -              |     | ns   |
| toutcobidir (2)             | 2.0            | 3.7 | 2.0            | 4.4 | 2.0            | 6.3 | ns   |
| t <sub>XZBIDIR</sub> (2)    |                | 6.9 |                | 7.6 |                | 9.2 | ns   |
| t <sub>ZXBIDIR</sub> (2)    |                | 5.9 |                | 6.6 |                | _   | ns   |
| t <sub>OUTCOBIDIR</sub> (3) | 0.5            | 2.7 | 0.5            | 3.4 | -              | -   | ns   |
| t <sub>XZBIDIR</sub> (3)    |                | 6.9 |                | 7.6 |                | 9.2 | ns   |
| t <sub>ZXBIDIR</sub> (3)    |                | 5.9 |                | 6.6 |                | _   | ns   |

#### Notes to tables:

- All timing parameters are described in Tables 24 through 30 in this data sheet. This parameter is measured without the use of the ClockLock or ClockBoost circuits. (2)
- (3) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs.

Figure 31 shows the relationship between the current and operating frequency of FLEX 10KE devices.

Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 1 of 2)





101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



