# E·XFL

### Intel - EPF10K30ETC144-3 Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 216                                                         |
| Number of Logic Elements/Cells | 1728                                                        |
| Total RAM Bits                 | 24576                                                       |
| Number of I/O                  | 102                                                         |
| Number of Gates                | 119000                                                      |
| Voltage - Supply               | 2.375V ~ 2.625V                                             |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 144-LQFP                                                    |
| Supplier Device Package        | 144-TQFP (20x20)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k30etc144-3 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information. Figure 1 shows a block diagram of the FLEX 10KE architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.



FLEX 10KE devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).

### **Clearable Counter Mode**

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is AND ed with a synchronous clear signal.

### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six modes chosen during design entry:

- Asynchronous clear
- Asynchronous preset
- Asynchronous clear and preset
- Asynchronous load with clear
- Asynchronous load with preset
- Asynchronous load without clear or preset

For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the fulllength channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect routing structure resources available in each FLEX 10KE device.

| Table 7. FLEX 10KE FastTrack Interconnect Resources |      |                     |         |                        |  |  |  |  |
|-----------------------------------------------------|------|---------------------|---------|------------------------|--|--|--|--|
| Device                                              | Rows | Channels per<br>Row | Columns | Channels per<br>Column |  |  |  |  |
| EPF10K30E                                           | 6    | 216                 | 36      | 24                     |  |  |  |  |
| EPF10K50E<br>EPF10K50S                              | 10   | 216                 | 36      | 24                     |  |  |  |  |
| EPF10K100E                                          | 12   | 312                 | 52      | 24                     |  |  |  |  |
| EPF10K130E                                          | 16   | 312                 | 52      | 32                     |  |  |  |  |
| EPF10K200E<br>EPF10K200S                            | 24   | 312                 | 52      | 48                     |  |  |  |  |

In addition to general-purpose I/O pins, FLEX 10KE devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.

### SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ballcount packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18).





Printed Circuit Board Designed for 672-Pin FineLine BGA Package



 

 256-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)
 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively.

| Table 12. ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices |                                                                               |                      |     |     |            |      |  |  |  |  |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|--|--|--|--|
| Symbol                                                                 | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |  |  |  |  |
| t <sub>R</sub>                                                         | Input rise time                                                               |                      |     |     | 5          | ns   |  |  |  |  |
| t <sub>F</sub>                                                         | Input fall time                                                               |                      |     |     | 5          | ns   |  |  |  |  |
| t <sub>INDUTY</sub>                                                    | Input duty cycle                                                              |                      | 40  |     | 60         | %    |  |  |  |  |
| f <sub>CLK1</sub>                                                      | Input clock frequency (ClockBoost clock multiplication factor equals 1)       |                      | 25  |     | 180        | MHz  |  |  |  |  |
| f <sub>CLK2</sub>                                                      | Input clock frequency (ClockBoost clock multiplication factor equals 2)       |                      | 16  |     | 90         | MHz  |  |  |  |  |
| f <sub>CLKDEV</sub>                                                    | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |  |  |  |  |
| t <sub>INCLKSTB</sub>                                                  | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |  |  |  |  |
| t <sub>LOCK</sub>                                                      | Time required for ClockLock or ClockBoost to acquire lock (3)                 |                      |     |     | 10         | μs   |  |  |  |  |
| t <sub>JITTER</sub>                                                    | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |  |  |  |  |
|                                                                        | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |  |  |  |  |
| t <sub>OUTDUTY</sub>                                                   | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |  |  |  |  |

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10KE MultiVolt I/O Support |              |              |       |      |              |     |  |  |
|-------------------------------------------|--------------|--------------|-------|------|--------------|-----|--|--|
| V <sub>CCIO</sub> (V)                     | Inp          | out Signal   | (V)   | Out  | out Signal   | (V) |  |  |
|                                           | 2.5          | 3.3          | 5.0   | 2.5  | 3.3          | 5.0 |  |  |
| 2.5                                       | ~            | ✓(1)         | ✓ (1) | ~    |              |     |  |  |
| 3.3                                       | $\checkmark$ | $\checkmark$ | ✓ (1) | ✓(2) | $\checkmark$ | ~   |  |  |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

### Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user.

### IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>™</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15.

| Table 15. FLEX 10KE JTAG Instructions |                                                                                                                                                                                                                                        |  |  |  |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| JTAG Instruction                      | Description                                                                                                                                                                                                                            |  |  |  |  |  |
| SAMPLE/PRELOAD                        | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.                                                       |  |  |  |  |  |
| EXTEST                                | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                 |  |  |  |  |  |
| BYPASS                                | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                           |  |  |  |  |  |
| USERCODE                              | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                         |  |  |  |  |  |
| IDCODE                                | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                  |  |  |  |  |  |
| ICR Instructions                      | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File ( <b>.jam</b> ) or Jam Byte-Code File ( <b>.jbc</b> ) via an embedded processor. |  |  |  |  |  |

The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices.

| Table 16. FLEX 10KE Boundary-Scan Register Length |                               |  |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |  |  |
| EPF10K30E                                         | 690                           |  |  |  |  |  |  |
| EPF10K50E                                         | 798                           |  |  |  |  |  |  |
| EPF10K50S                                         |                               |  |  |  |  |  |  |
| EPF10K100E                                        | 1,050                         |  |  |  |  |  |  |
| EPF10K130E                                        | 1,308                         |  |  |  |  |  |  |
| EPF10K200E                                        | 1,446                         |  |  |  |  |  |  |
| EPF10K200S                                        |                               |  |  |  |  |  |  |

Figure 22 shows the required relationship between  $V_{CCIO}$  and  $V_{CCINT}$  for 3.3-V PCI compliance.



Figure 23 shows the typical output drive characteristics of FLEX 10KE devices with 3.3-V and 2.5-V V<sub>CCIO</sub>. The output driver is compliant to the 3.3-V *PCI Local Bus Specification*, *Revision 2.2* (when VCCIO pins are connected to 3.3 V). FLEX 10KE devices with a -1 speed grade also comply with the drive strength requirements of the *PCI Local Bus Specification*, *Revision 2.2* (when VCCINT pins are powered with a minimum supply of 2.375 V, and VCCIO pins are connected to 3.3 V). Therefore, these devices can be used in open 5.0-V PCI systems.

| Table 30. External Bidirectional Timing Parameters         Note (9) |                                                                                                 |            |  |  |  |  |  |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                                                              | Parameter                                                                                       | Conditions |  |  |  |  |  |
| <sup>t</sup> insubidir                                              | Setup time for bi-directional pins with global clock at same-row or same-<br>column LE register |            |  |  |  |  |  |
| t <sub>INHBIDIR</sub>                                               | Hold time for bidirectional pins with global clock at same-row or same-column LE register       |            |  |  |  |  |  |
| t <sub>INH</sub>                                                    | Hold time with global clock at IOE register                                                     |            |  |  |  |  |  |
| t <sub>OUTCOBIDIR</sub>                                             | Clock-to-output delay for bidirectional pins with global clock at IOE register                  | C1 = 35 pF |  |  |  |  |  |
| t <sub>XZBIDIR</sub>                                                | Synchronous IOE output buffer disable delay                                                     | C1 = 35 pF |  |  |  |  |  |
| t <sub>ZXBIDIR</sub>                                                | Synchronous IOE output buffer enable delay, slow slew rate= off                                 | C1 = 35 pF |  |  |  |  |  |

### Notes to tables:

- (1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- (2) Operating conditions: VCCIO =  $3.3 \text{ V} \pm 10\%$  for commercial or industrial use.
- (3) Operating conditions: VCCIO = 2.5 V ±5% for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices.
- (4) Operating conditions: VCCIO = 3.3 V.
- (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (8) Contact Altera Applications for test circuit specifications and test conditions.
- (9) This timing parameter is sample-tested only.
- (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2.

Figure 30. EAB Synchronous Timing Waveforms



### EAB Synchronous Write (EAB Output Registers Used)



# Tables 31 through 37 show EPF10K30E device internal and external timing parameters.

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |         |                |     |                |     |         |      |  |  |
|-----------------------------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|--|
| Symbol                                                                            | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | d Grade | Unit |  |  |
|                                                                                   | Min     | Max            | Min | Max            | Min | Max     |      |  |  |
| t <sub>LUT</sub>                                                                  |         | 0.7            |     | 0.8            |     | 1.1     | ns   |  |  |
| t <sub>CLUT</sub>                                                                 |         | 0.5            |     | 0.6            |     | 0.8     | ns   |  |  |
| t <sub>RLUT</sub>                                                                 |         | 0.6            |     | 0.7            |     | 1.0     | ns   |  |  |
| t <sub>PACKED</sub>                                                               |         | 0.3            |     | 0.4            |     | 0.5     | ns   |  |  |
| t <sub>EN</sub>                                                                   |         | 0.6            |     | 0.8            |     | 1.0     | ns   |  |  |
| t <sub>CICO</sub>                                                                 |         | 0.1            |     | 0.1            |     | 0.2     | ns   |  |  |
| t <sub>CGEN</sub>                                                                 |         | 0.4            |     | 0.5            |     | 0.7     | ns   |  |  |

| Table 33. EPF10K30E Device EAB Internal Microparameters         Note (1) |         |          |         |                |     |          |      |
|--------------------------------------------------------------------------|---------|----------|---------|----------------|-----|----------|------|
| Symbol                                                                   | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                          | Min     | Max      | Min     | Мах            | Min | Мах      |      |
| t <sub>EABDATA1</sub>                                                    |         | 1.7      |         | 2.0            |     | 2.3      | ns   |
| t <sub>EABDATA1</sub>                                                    |         | 0.6      |         | 0.7            |     | 0.8      | ns   |
| t <sub>EABWE1</sub>                                                      |         | 1.1      |         | 1.3            |     | 1.4      | ns   |
| t <sub>EABWE2</sub>                                                      |         | 0.4      |         | 0.4            |     | 0.5      | ns   |
| t <sub>EABRE1</sub>                                                      |         | 0.8      |         | 0.9            |     | 1.0      | ns   |
| t <sub>EABRE2</sub>                                                      |         | 0.4      |         | 0.4            |     | 0.5      | ns   |
| t <sub>EABCLK</sub>                                                      |         | 0.0      |         | 0.0            |     | 0.0      | ns   |
| t <sub>EABCO</sub>                                                       |         | 0.3      |         | 0.3            |     | 0.4      | ns   |
| t <sub>EABBYPASS</sub>                                                   |         | 0.5      |         | 0.6            |     | 0.7      | ns   |
| t <sub>EABSU</sub>                                                       | 0.9     |          | 1.0     |                | 1.2 |          | ns   |
| t <sub>EABH</sub>                                                        | 0.4     |          | 0.4     |                | 0.5 |          | ns   |
| t <sub>EABCLR</sub>                                                      | 0.3     |          | 0.3     |                | 0.3 |          | ns   |
| t <sub>AA</sub>                                                          |         | 3.2      |         | 3.8            |     | 4.4      | ns   |
| t <sub>WP</sub>                                                          | 2.5     |          | 2.9     |                | 3.3 |          | ns   |
| t <sub>RP</sub>                                                          | 0.9     |          | 1.1     |                | 1.2 |          | ns   |
| t <sub>WDSU</sub>                                                        | 0.9     |          | 1.0     |                | 1.1 |          | ns   |
| t <sub>WDH</sub>                                                         | 0.1     |          | 0.1     |                | 0.1 |          | ns   |
| t <sub>WASU</sub>                                                        | 1.7     |          | 2.0     |                | 2.3 |          | ns   |
| t <sub>WAH</sub>                                                         | 1.8     |          | 2.1     |                | 2.4 |          | ns   |
| t <sub>RASU</sub>                                                        | 3.1     |          | 3.7     |                | 4.2 |          | ns   |
| t <sub>RAH</sub>                                                         | 0.2     |          | 0.2     |                | 0.2 |          | ns   |
| t <sub>WO</sub>                                                          |         | 2.5      |         | 2.9            |     | 3.3      | ns   |
| t <sub>DD</sub>                                                          |         | 2.5      |         | 2.9            |     | 3.3      | ns   |
| t <sub>EABOUT</sub>                                                      |         | 0.5      |         | 0.6            |     | 0.7      | ns   |
| t <sub>EABCH</sub>                                                       | 1.5     |          | 2.0     |                | 2.3 |          | ns   |
| t <sub>EABCL</sub>                                                       | 2.5     |          | 2.9     |                | 3.3 |          | ns   |

| Table 37. EPF10K30E External Bidirectional Timing Parameters       Notes (1), (2) |         |         |         |                |     |         |      |  |  |
|-----------------------------------------------------------------------------------|---------|---------|---------|----------------|-----|---------|------|--|--|
| Symbol                                                                            | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |  |
|                                                                                   | Min     | Max     | Min     | Max            | Min | Max     |      |  |  |
| t <sub>INSUBIDIR</sub> (3)                                                        | 2.8     |         | 3.9     |                | 5.2 |         | ns   |  |  |
| t <sub>INHBIDIR</sub> (3)                                                         | 0.0     |         | 0.0     |                | 0.0 |         | ns   |  |  |
| t <sub>INSUBIDIR</sub> (4)                                                        | 3.8     |         | 4.9     |                | -   |         | ns   |  |  |
| t <sub>INHBIDIR</sub> (4)                                                         | 0.0     |         | 0.0     |                | -   |         | ns   |  |  |
| t <sub>outcobidir</sub> (3)                                                       | 2.0     | 4.9     | 2.0     | 5.9            | 2.0 | 7.6     | ns   |  |  |
| t <sub>XZBIDIR</sub> (3)                                                          |         | 6.1     |         | 7.5            |     | 9.7     | ns   |  |  |
| t <sub>ZXBIDIR</sub> (3)                                                          |         | 6.1     |         | 7.5            |     | 9.7     | ns   |  |  |
| t <sub>OUTCOBIDIR</sub> (4)                                                       | 0.5     | 3.9     | 0.5     | 4.9            | -   | _       | ns   |  |  |
| t <sub>XZBIDIR</sub> (4)                                                          |         | 5.1     |         | 6.5            |     | -       | ns   |  |  |
| t <sub>ZXBIDIR</sub> (4)                                                          |         | 5.1     |         | 6.5            |     | -       | ns   |  |  |

### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Table 38. EPF10K50E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |         |          |         |         |         |         |      |  |
|-----------------------------------------------------------------------------------|---------|----------|---------|---------|---------|---------|------|--|
| Symbol                                                                            | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |  |
|                                                                                   | Min     | Max      | Min     | Max     | Min     | Max     |      |  |
| t <sub>LUT</sub>                                                                  |         | 0.6      |         | 0.9     |         | 1.3     | ns   |  |
| t <sub>CLUT</sub>                                                                 |         | 0.5      |         | 0.6     |         | 0.8     | ns   |  |
| t <sub>RLUT</sub>                                                                 |         | 0.7      |         | 0.8     |         | 1.1     | ns   |  |
| t <sub>PACKED</sub>                                                               |         | 0.4      |         | 0.5     |         | 0.6     | ns   |  |
| t <sub>EN</sub>                                                                   |         | 0.6      |         | 0.7     |         | 0.9     | ns   |  |
| t <sub>CICO</sub>                                                                 |         | 0.2      |         | 0.2     |         | 0.3     | ns   |  |
| t <sub>CGEN</sub>                                                                 |         | 0.5      |         | 0.5     |         | 0.8     | ns   |  |
| t <sub>CGENR</sub>                                                                |         | 0.2      |         | 0.2     |         | 0.3     | ns   |  |
| t <sub>CASC</sub>                                                                 |         | 0.8      |         | 1.0     |         | 1.4     | ns   |  |
| t <sub>C</sub>                                                                    |         | 0.5      |         | 0.6     |         | 0.8     | ns   |  |
| t <sub>CO</sub>                                                                   |         | 0.7      |         | 0.7     |         | 0.9     | ns   |  |
| t <sub>COMB</sub>                                                                 |         | 0.5      |         | 0.6     |         | 0.8     | ns   |  |
| t <sub>SU</sub>                                                                   | 0.7     |          | 0.7     |         | 0.8     |         | ns   |  |

### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 50. EPF10K100E External Timing Parameters     Notes (1), (2) |         |         |         |                |     |         |      |  |
|--------------------------------------------------------------------|---------|---------|---------|----------------|-----|---------|------|--|
| Symbol                                                             | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |
|                                                                    | Min     | Max     | Min     | Max            | Min | Max     |      |  |
| t <sub>DRR</sub>                                                   |         | 9.0     |         | 12.0           |     | 16.0    | ns   |  |
| t <sub>INSU</sub> (3)                                              | 2.0     |         | 2.5     |                | 3.3 |         | ns   |  |
| t <sub>INH</sub> (3)                                               | 0.0     |         | 0.0     |                | 0.0 |         | ns   |  |
| t <sub>оитсо</sub> (3)                                             | 2.0     | 5.2     | 2.0     | 6.9            | 2.0 | 9.1     | ns   |  |
| t <sub>INSU</sub> (4)                                              | 2.0     |         | 2.2     |                | -   |         | ns   |  |
| t <sub>INH</sub> (4)                                               | 0.0     |         | 0.0     |                | -   |         | ns   |  |
| t <sub>оитсо</sub> (4)                                             | 0.5     | 3.0     | 0.5     | 4.6            | -   | -       | ns   |  |
| t <sub>PCISU</sub>                                                 | 3.0     |         | 6.2     |                | -   |         | ns   |  |
| t <sub>PCIH</sub>                                                  | 0.0     |         | 0.0     |                | -   |         | ns   |  |
| t <sub>PCICO</sub>                                                 | 2.0     | 6.0     | 2.0     | 6.9            | _   | _       | ns   |  |

 Table 51. EPF10K100E External Bidirectional Timing Parameters
 Notes (1), (2)

| Symbol                      | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | d Grade | Unit |
|-----------------------------|---------|----------------|-----|----------------|-----|---------|------|
|                             | Min     | Max            | Min | Max            | Min | Max     |      |
| t <sub>INSUBIDIR</sub> (3)  | 1.7     |                | 2.5 |                | 3.3 |         | ns   |
| t <sub>INHBIDIR</sub> (3)   | 0.0     |                | 0.0 |                | 0.0 |         | ns   |
| t <sub>INSUBIDIR</sub> (4)  | 2.0     |                | 2.8 |                | -   |         | ns   |
| t <sub>INHBIDIR</sub> (4)   | 0.0     |                | 0.0 |                | -   |         | ns   |
| t <sub>OUTCOBIDIR</sub> (3) | 2.0     | 5.2            | 2.0 | 6.9            | 2.0 | 9.1     | ns   |
| t <sub>XZBIDIR</sub> (3)    |         | 5.6            |     | 7.5            |     | 10.1    | ns   |
| t <sub>ZXBIDIR</sub> (3)    |         | 5.6            |     | 7.5            |     | 10.1    | ns   |
| t <sub>OUTCOBIDIR</sub> (4) | 0.5     | 3.0            | 0.5 | 4.6            | -   | -       | ns   |
| t <sub>XZBIDIR</sub> (4)    |         | 4.6            |     | 6.5            |     | -       | ns   |
| t <sub>ZXBIDIR</sub> (4)    |         | 4.6            |     | 6.5            |     | -       | ns   |

### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10K130E Device LE Timing Microparameters       Note (1) |         |                |     |                |     |          |      |  |  |
|----------------------------------------------------------------------|---------|----------------|-----|----------------|-----|----------|------|--|--|
| Symbol                                                               | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |  |  |
|                                                                      | Min     | Max            | Min | Мах            | Min | Мах      |      |  |  |
| t <sub>LUT</sub>                                                     |         | 0.6            |     | 0.9            |     | 1.3      | ns   |  |  |
| t <sub>CLUT</sub>                                                    |         | 0.6            |     | 0.8            |     | 1.0      | ns   |  |  |
| t <sub>RLUT</sub>                                                    |         | 0.7            |     | 0.9            |     | 0.2      | ns   |  |  |
| t <sub>PACKED</sub>                                                  |         | 0.3            |     | 0.5            |     | 0.6      | ns   |  |  |
| t <sub>EN</sub>                                                      |         | 0.2            |     | 0.3            |     | 0.4      | ns   |  |  |
| t <sub>CICO</sub>                                                    |         | 0.1            |     | 0.1            |     | 0.2      | ns   |  |  |
| t <sub>CGEN</sub>                                                    |         | 0.4            |     | 0.6            |     | 0.8      | ns   |  |  |
| t <sub>CGENR</sub>                                                   |         | 0.1            |     | 0.1            |     | 0.2      | ns   |  |  |
| t <sub>CASC</sub>                                                    |         | 0.6            |     | 0.9            |     | 1.2      | ns   |  |  |
| t <sub>C</sub>                                                       |         | 0.3            |     | 0.5            |     | 0.6      | ns   |  |  |
| t <sub>CO</sub>                                                      |         | 0.5            |     | 0.7            |     | 0.8      | ns   |  |  |
| t <sub>COMB</sub>                                                    |         | 0.3            |     | 0.5            |     | 0.6      | ns   |  |  |
| t <sub>SU</sub>                                                      | 0.5     |                | 0.7 |                | 0.8 |          | ns   |  |  |
| t <sub>H</sub>                                                       | 0.6     |                | 0.7 |                | 1.0 |          | ns   |  |  |
| t <sub>PRE</sub>                                                     |         | 0.9            |     | 1.2            |     | 1.6      | ns   |  |  |
| t <sub>CLR</sub>                                                     |         | 0.9            |     | 1.2            |     | 1.6      | ns   |  |  |
| t <sub>CH</sub>                                                      | 1.5     |                | 1.5 |                | 2.5 |          | ns   |  |  |
| t <sub>CL</sub>                                                      | 1.5     |                | 1.5 |                | 2.5 |          | ns   |  |  |

 Table 53. EPF10K130E Device IOE Timing Microparameters
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|---------------------|----------------|-----|---------|---------|---------|---------|------|
|                     | Min            | Max | Min     | Max     | Min     | Max     |      |
| t <sub>IOD</sub>    |                | 1.3 |         | 1.5     |         | 2.0     | ns   |
| t <sub>IOC</sub>    |                | 0.0 |         | 0.0     |         | 0.0     | ns   |
| t <sub>IOCO</sub>   |                | 0.6 |         | 0.8     |         | 1.0     | ns   |
| t <sub>IOCOMB</sub> |                | 0.6 |         | 0.8     |         | 1.0     | ns   |
| t <sub>IOSU</sub>   | 1.0            |     | 1.2     |         | 1.6     |         | ns   |
| t <sub>IOH</sub>    | 0.9            |     | 0.9     |         | 1.4     |         | ns   |
| t <sub>IOCLR</sub>  |                | 0.6 |         | 0.8     |         | 1.0     | ns   |
| t <sub>OD1</sub>    |                | 2.8 |         | 4.1     |         | 5.5     | ns   |
| t <sub>OD2</sub>    |                | 2.8 |         | 4.1     |         | 5.5     | ns   |

### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 53. EPF10K130E Device IOE Timing Microparameters       Note (1) |                |     |                |     |                |     |      |  |  |
|-----------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                       | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>OD3</sub>                                                      |                | 4.0 |                | 5.6 |                | 7.5 | ns   |  |  |
| t <sub>XZ</sub>                                                       |                | 2.8 |                | 4.1 |                | 5.5 | ns   |  |  |
| t <sub>ZX1</sub>                                                      |                | 2.8 |                | 4.1 |                | 5.5 | ns   |  |  |
| t <sub>ZX2</sub>                                                      |                | 2.8 |                | 4.1 |                | 5.5 | ns   |  |  |
| t <sub>ZX3</sub>                                                      |                | 4.0 |                | 5.6 |                | 7.5 | ns   |  |  |
| t <sub>INREG</sub>                                                    |                | 2.5 |                | 3.0 |                | 4.1 | ns   |  |  |
| t <sub>IOFD</sub>                                                     |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |
| t <sub>INCOMB</sub>                                                   |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |

| Symbol                 | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |    |
|------------------------|---------|----------------|-----|----------------|-----|----------------|----|
|                        | Min     | Max            | Min | Max            | Min | Мах            | -  |
| t <sub>EABDATA1</sub>  |         | 1.5            |     | 2.0            |     | 2.6            | ns |
| t <sub>EABDATA2</sub>  |         | 0.0            |     | 0.0            |     | 0.0            | ns |
| t <sub>EABWE1</sub>    |         | 1.5            |     | 2.0            |     | 2.6            | ns |
| t <sub>EABWE2</sub>    |         | 0.3            |     | 0.4            |     | 0.5            | ns |
| t <sub>EABRE1</sub>    |         | 0.3            |     | 0.4            |     | 0.5            | ns |
| t <sub>EABRE2</sub>    |         | 0.0            |     | 0.0            |     | 0.0            | ns |
| t <sub>EABCLK</sub>    |         | 0.0            |     | 0.0            |     | 0.0            | ns |
| t <sub>EABCO</sub>     |         | 0.3            |     | 0.4            |     | 0.5            | ns |
| t <sub>EABBYPASS</sub> |         | 0.1            |     | 0.1            |     | 0.2            | ns |
| t <sub>EABSU</sub>     | 0.8     |                | 1.0 |                | 1.4 |                | ns |
| t <sub>EABH</sub>      | 0.1     |                | 0.2 |                | 0.2 |                | ns |
| t <sub>EABCLR</sub>    | 0.3     |                | 0.4 |                | 0.5 |                | ns |
| t <sub>AA</sub>        |         | 4.0            |     | 5.0            |     | 6.6            | ns |
| t <sub>WP</sub>        | 2.7     |                | 3.5 |                | 4.7 |                | ns |
| t <sub>RP</sub>        | 1.0     |                | 1.3 |                | 1.7 |                | ns |
| t <sub>WDSU</sub>      | 1.0     |                | 1.3 |                | 1.7 |                | ns |
| t <sub>WDH</sub>       | 0.2     |                | 0.2 |                | 0.3 |                | ns |
| t <sub>WASU</sub>      | 1.6     |                | 2.1 |                | 2.8 |                | ns |
| t <sub>WAH</sub>       | 1.6     |                | 2.1 |                | 2.8 |                | ns |
| t <sub>RASU</sub>      | 3.0     |                | 3.9 |                | 5.2 |                | ns |
| t <sub>RAH</sub>       | 0.1     |                | 0.1 |                | 0.2 |                | ns |
| t <sub>wo</sub>        |         | 1.5            |     | 2.0            |     | 2.6            | ns |

| Table 64. EPF10K200E External Timing Parameters       Notes (1), (2) |                |      |                |      |                |      |      |  |  |
|----------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                                               | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                      | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>DRR</sub>                                                     |                | 10.0 |                | 12.0 |                | 16.0 | ns   |  |  |
| t <sub>INSU</sub>                                                    | 2.8            |      | 3.4            |      | 4.4            |      | ns   |  |  |
| t <sub>INH</sub>                                                     | 0.0            |      | 0.0            |      | 0.0            |      | ns   |  |  |
| t <sub>оитсо</sub>                                                   | 2.0            | 4.5  | 2.0            | 5.3  | 2.0            | 7.8  | ns   |  |  |
| t <sub>PCISU</sub>                                                   | 3.0            |      | 6.2            |      | -              |      | ns   |  |  |
| t <sub>PCIH</sub>                                                    | 0.0            |      | 0.0            |      | -              |      | ns   |  |  |
| t <sub>PCICO</sub>                                                   | 2.0            | 6.0  | 2.0            | 8.9  | -              | -    | ns   |  |  |

Table 65. EPF10K200E External Bidirectional Timing Parameters Notes (1), (2)

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |  |
|-------------------------|----------------|-----|----------------|-----|---------|---------|------|--|
|                         | Min            | Max | Min            | Max | Min     | Max     |      |  |
| t <sub>INSUBIDIR</sub>  | 3.0            |     | 4.0            |     | 5.5     |         | ns   |  |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0            |     | 0.0     |         | ns   |  |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 4.5 | 2.0            | 5.3 | 2.0     | 7.8     | ns   |  |
| t <sub>XZBIDIR</sub>    |                | 8.1 |                | 9.5 |         | 13.0    | ns   |  |
| tZXBIDIR                |                | 8.1 |                | 9.5 |         | 13.0    | ns   |  |

### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 66 through 79 show EPF10K50S and EPF10K200S device external timing parameters.

| Table 66. EPF10K50S Device LE Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |     |                |     |      |  |  |
|-----------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                            | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                                   | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>LUT</sub>                                                                  |                | 0.6 |                | 0.8 |                | 1.1 | ns   |  |  |
| t <sub>CLUT</sub>                                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |  |
| t <sub>RLUT</sub>                                                                 |                | 0.6 |                | 0.7 |                | 0.9 | ns   |  |  |
| t <sub>PACKED</sub>                                                               |                | 0.2 |                | 0.3 |                | 0.4 | ns   |  |  |
| t <sub>EN</sub>                                                                   |                | 0.6 |                | 0.7 |                | 0.9 | ns   |  |  |
| t <sub>CICO</sub>                                                                 |                | 0.1 |                | 0.1 |                | 0.1 | ns   |  |  |
| t <sub>CGEN</sub>                                                                 |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |

| Table 76. EPF10K200S Device EAB Internal Timing Macroparameters       Note (1) |                |     |         |                |      |          |      |  |  |
|--------------------------------------------------------------------------------|----------------|-----|---------|----------------|------|----------|------|--|--|
| Symbol                                                                         | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |      | ed Grade | Unit |  |  |
|                                                                                | Min            | Max | Min     | Мах            | Min  | Max      |      |  |  |
| t <sub>EABAA</sub>                                                             |                | 3.9 |         | 6.4            |      | 8.4      | ns   |  |  |
| t <sub>EABRCOMB</sub>                                                          | 3.9            |     | 6.4     |                | 8.4  |          | ns   |  |  |
| t <sub>EABRCREG</sub>                                                          | 3.6            |     | 5.7     |                | 7.6  |          | ns   |  |  |
| t <sub>EABWP</sub>                                                             | 2.1            |     | 4.0     |                | 5.3  |          | ns   |  |  |
| t <sub>EABWCOMB</sub>                                                          | 4.8            |     | 8.1     |                | 10.7 |          | ns   |  |  |
| t <sub>EABWCREG</sub>                                                          | 5.4            |     | 8.0     |                | 10.6 |          | ns   |  |  |
| t <sub>EABDD</sub>                                                             |                | 3.8 |         | 5.1            |      | 6.7      | ns   |  |  |
| t <sub>EABDATACO</sub>                                                         |                | 0.8 |         | 1.0            |      | 1.3      | ns   |  |  |
| t <sub>EABDATASU</sub>                                                         | 1.1            |     | 1.6     |                | 2.1  |          | ns   |  |  |
| t <sub>EABDATAH</sub>                                                          | 0.0            |     | 0.0     |                | 0.0  |          | ns   |  |  |
| t <sub>EABWESU</sub>                                                           | 0.7            |     | 1.1     |                | 1.5  |          | ns   |  |  |
| t <sub>EABWEH</sub>                                                            | 0.4            |     | 0.5     |                | 0.6  |          | ns   |  |  |
| t <sub>EABWDSU</sub>                                                           | 1.2            |     | 1.8     |                | 2.4  |          | ns   |  |  |
| t <sub>EABWDH</sub>                                                            | 0.0            |     | 0.0     |                | 0.0  |          | ns   |  |  |
| t <sub>EABWASU</sub>                                                           | 1.9            |     | 3.6     |                | 4.7  |          | ns   |  |  |
| t <sub>EABWAH</sub>                                                            | 0.8            |     | 0.5     |                | 0.7  |          | ns   |  |  |
| t <sub>EABWO</sub>                                                             |                | 3.1 |         | 4.4            |      | 5.8      | ns   |  |  |

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 1 of 2)       Note (1) |         |          |                |      |                |      |      |  |  |
|----------------------------------------------------------------------------------------------|---------|----------|----------------|------|----------------|------|------|--|--|
| Symbol                                                                                       | -1 Spee | ed Grade | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                                              | Min     | Max      | Min            | Мах  | Min            | Max  |      |  |  |
| t <sub>DIN2IOE</sub>                                                                         |         | 4.4      |                | 4.8  |                | 5.5  | ns   |  |  |
| t <sub>DIN2LE</sub>                                                                          |         | 0.6      |                | 0.6  |                | 0.9  | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                                        |         | 1.8      |                | 2.1  |                | 2.8  | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                                        |         | 1.7      |                | 2.0  |                | 2.8  | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                                         |         | 0.6      |                | 0.6  |                | 0.9  | ns   |  |  |
| t <sub>SAMELAB</sub>                                                                         |         | 0.1      |                | 0.1  |                | 0.2  | ns   |  |  |
| t <sub>SAMEROW</sub>                                                                         |         | 3.0      |                | 4.6  |                | 5.7  | ns   |  |  |
| t <sub>SAMECOLUMN</sub>                                                                      |         | 3.5      |                | 4.9  |                | 6.4  | ns   |  |  |
| t <sub>DIFFROW</sub>                                                                         |         | 6.5      |                | 9.5  |                | 12.1 | ns   |  |  |
| t <sub>TWOROWS</sub>                                                                         |         | 9.5      |                | 14.1 |                | 17.8 | ns   |  |  |
| t <sub>LEPERIPH</sub>                                                                        |         | 5.5      |                | 6.2  |                | 7.2  | ns   |  |  |
| t <sub>LABCARRY</sub>                                                                        |         | 0.3      |                | 0.1  |                | 0.2  | ns   |  |  |