# E·XFL

# Intel - EPF10K50EFC256-3N Datasheet



Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

# Details

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 360                                                          |
| Number of Logic Elements/Cells | 2880                                                         |
| Total RAM Bits                 | 40960                                                        |
| Number of I/O                  | 191                                                          |
| Number of Gates                | 199000                                                       |
| Voltage - Supply               | 2.3V ~ 2.7V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 256-BGA                                                      |
| Supplier Device Package        | 256-FBGA (17x17)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50efc256-3n |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 4. FLEX                                                                                    | Table 4. FLEX 10KE Package Sizes |                 |                         |                            |                    |                            |                |                    |                            |  |  |  |
|--------------------------------------------------------------------------------------------------|----------------------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|--|--|--|
| Device                                                                                           | 144-<br>Pin<br>TQFP              | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |  |  |
| Pitch (mm)                                                                                       | 0.50                             | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |  |  |  |
| Area (mm <sup>2</sup> )                                                                          | 484                              | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |  |  |  |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22                          | 30.6×30.6       | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |  |  |  |

# General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information.

# Figure 7. FLEX 10KE LAB



#### Notes:

- (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26.
- (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34.

# FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13).



# Figure 13. FLEX 10KE LAB Connections to Row & Column Interconnect

For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the fulllength channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect routing structure resources available in each FLEX 10KE device.

| Table 7. FLEX 10KE FastTrack Interconnect Resources |      |                     |         |                        |  |  |  |  |  |
|-----------------------------------------------------|------|---------------------|---------|------------------------|--|--|--|--|--|
| Device                                              | Rows | Channels per<br>Row | Columns | Channels per<br>Column |  |  |  |  |  |
| EPF10K30E                                           | 6    | 216                 | 36      | 24                     |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                              | 10   | 216                 | 36      | 24                     |  |  |  |  |  |
| EPF10K100E                                          | 12   | 312                 | 52      | 24                     |  |  |  |  |  |
| EPF10K130E                                          | 16   | 312                 | 52      | 32                     |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                            | 24   | 312                 | 52      | 48                     |  |  |  |  |  |

In addition to general-purpose I/O pins, FLEX 10KE devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.

Figure 15. FLEX 10KE Bidirectional I/O Registers



#### Note:

(1) All FLEX 10KE devices (except the EPF10K50E and EPF10K200E devices) have a programmable input delay buffer on the input path.

#### **Altera Corporation**

Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).



The values for m and n are provided in Table 11.



## Table 11 lists the FLEX 10KE column-to-IOE interconnect resources.

| Table 11. FLEX 10        | Table 11. FLEX 10KE Column-to-IOE Interconnect Resources |                             |  |  |  |  |  |  |  |
|--------------------------|----------------------------------------------------------|-----------------------------|--|--|--|--|--|--|--|
| Device                   | Channels per Column (n)                                  | Column Channels per Pin (m) |  |  |  |  |  |  |  |
| EPF10K30E                | 24                                                       | 16                          |  |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S   | 24                                                       | 16                          |  |  |  |  |  |  |  |
| EPF10K100E               | 24                                                       | 16                          |  |  |  |  |  |  |  |
| EPF10K130E               | 32                                                       | 24                          |  |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S | 48                                                       | 40                          |  |  |  |  |  |  |  |

| Symbol                | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| t <sub>R</sub>        | Input rise time                                                               |                      |     |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                               |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>   | Input duty cycle                                                              |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)       |                      | 25  |     | 75         | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)       |                      | 16  |     | 37.5       | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)                 |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                       | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| toutduty              | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |

#### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The t<sub>ITTER</sub> specification is measured under long-term observation. The maximum value for t<sub>ITTER</sub> is 200 ps if t<sub>INCLKSTB</sub> is lower than 50 ps.

# I/O Configuration

This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for FLEX 10KE devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{CCIO}$  to a different voltage than  $V_{CCINT}$ . Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).





#### Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1)

#### Note:

(1) These are transient (AC) currents.

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay (*t*<sub>CO</sub>)
- Interconnect delay (t<sub>SAMEROW</sub>)
- **LE** look-up table delay  $(t_{LUT})$
- **LE** register setup time  $(t_{SU})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

| Symbol                 | Parameter                                                              | Conditions |
|------------------------|------------------------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input                   |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                      |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                      |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                         |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                       |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                          |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                               |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                                     |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                                  |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                                   |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                                     |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay                   |            |
| t <sub>AA</sub>        | Address access delay (including the read enable to output delay)       |            |
| t <sub>WP</sub>        | Write pulse width                                                      |            |
| t <sub>RP</sub>        | Read pulse width                                                       |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse                     | (5)        |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse                       | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse                   | (5)        |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse                    | (5)        |
| t <sub>RASU</sub>      | Address setup time with respect to the falling edge of the read enable |            |
| t <sub>RAH</sub>       | Address hold time with respect to the falling edge of the read enable  |            |
| t <sub>WO</sub>        | Write enable to data output valid delay                                |            |
| t <sub>DD</sub>        | Data-in to data-out valid delay                                        |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                         |            |
| t <sub>EABCH</sub>     | Clock high time                                                        |            |
| t <sub>EABCL</sub>     | Clock low time                                                         |            |

| Symbol                 | -1 Spee | d Grade | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|------------------------|---------|---------|----------------|-----|---------|---------|------|
|                        | Min     | Max     | Min            | Max | Min     | Max     |      |
| t <sub>EABAA</sub>     |         | 6.4     |                | 7.6 |         | 8.8     | ns   |
| t <sub>EABRCOMB</sub>  | 6.4     |         | 7.6            |     | 8.8     |         | ns   |
| t <sub>EABRCREG</sub>  | 4.4     |         | 5.1            |     | 6.0     |         | ns   |
| t <sub>EABWP</sub>     | 2.5     |         | 2.9            |     | 3.3     |         | ns   |
| t <sub>EABWCOMB</sub>  | 6.0     |         | 7.0            |     | 8.0     |         | ns   |
| t <sub>EABWCREG</sub>  | 6.8     |         | 7.8            |     | 9.0     |         | ns   |
| t <sub>EABDD</sub>     |         | 5.7     |                | 6.7 |         | 7.7     | ns   |
| t <sub>EABDATACO</sub> |         | 0.8     |                | 0.9 |         | 1.1     | ns   |
| t <sub>EABDATASU</sub> | 1.5     |         | 1.7            |     | 2.0     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 1.3     |         | 1.4            |     | 1.7     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.5     |         | 1.7            |     | 2.0     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 3.0     |         | 3.6            |     | 4.3     |         | ns   |
| t <sub>EABWAH</sub>    | 0.5     |         | 0.5            |     | 0.4     |         | ns   |
| t <sub>EABWO</sub>     |         | 5.1     |                | 6.0 |         | 6.8     | ns   |

| Symbol                  | -1 Spee | d Grade | -2 Speed Grade |     | -3 Spee | ed Grade | Unit |
|-------------------------|---------|---------|----------------|-----|---------|----------|------|
|                         | Min     | Max     | Min            | Max | Min     | Max      |      |
| t <sub>DIN2IOE</sub>    |         | 1.8     |                | 2.4 |         | 2.9      | ns   |
| t <sub>DIN2LE</sub>     |         | 1.5     |                | 1.8 |         | 2.4      | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.5     |                | 1.8 |         | 2.2      | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.2     |                | 2.6 |         | 3.0      | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.5     |                | 1.8 |         | 2.4      | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1     |                | 0.2 |         | 0.3      | ns   |
| t <sub>SAMEROW</sub>    |         | 2.0     |                | 2.4 |         | 2.7      | ns   |
| t <sub>SAMECOLUMN</sub> |         | 0.7     |                | 1.0 |         | 0.8      | ns   |
| t <sub>DIFFROW</sub>    |         | 2.7     |                | 3.4 |         | 3.5      | ns   |
| t <sub>TWOROWS</sub>    |         | 4.7     |                | 5.8 |         | 6.2      | ns   |
| t <sub>LEPERIPH</sub>   |         | 2.7     |                | 3.4 |         | 3.8      | ns   |
| t <sub>LABCARRY</sub>   |         | 0.3     |                | 0.4 |         | 0.5      | ns   |
| t <sub>LABCASC</sub>    |         | 0.8     |                | 0.8 |         | 1.1      | ns   |

| Symbol                            | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |
|-----------------------------------|---------|----------------|-----|----------------|-----|----------|------|
|                                   | Min     | Max            | Min | Max            | Min | Max      |      |
| t <sub>DRR</sub>                  |         | 8.0            |     | 9.5            |     | 12.5     | ns   |
| t <sub>INSU</sub> (3)             | 2.1     |                | 2.5 |                | 3.9 |          | ns   |
| t <sub>INH</sub> (3)              | 0.0     |                | 0.0 |                | 0.0 |          | ns   |
| <sup>t</sup> оитсо <sup>(3)</sup> | 2.0     | 4.9            | 2.0 | 5.9            | 2.0 | 7.6      | ns   |
| t <sub>INSU</sub> (4)             | 1.1     |                | 1.5 |                | -   |          | ns   |
| t <sub>INH</sub> (4)              | 0.0     |                | 0.0 |                | -   |          | ns   |
| t <sub>оитсо</sub> (4)            | 0.5     | 3.9            | 0.5 | 4.9            | -   | -        | ns   |
| t <sub>PCISU</sub>                | 3.0     |                | 4.2 |                | -   |          | ns   |
| t <sub>PCIH</sub>                 | 0.0     |                | 0.0 |                | -   |          | ns   |
| t <sub>PCICO</sub>                | 2.0     | 6.0            | 2.0 | 7.5            | _   | -        | ns   |

| Table 38. EPF10K | 50E Device | LE Timing N    | licroparame | eters (Part 2  | ? of 2) No | te (1)  |      |
|------------------|------------|----------------|-------------|----------------|------------|---------|------|
| Symbol           | -1 Spee    | -1 Speed Grade |             | -2 Speed Grade |            | d Grade | Unit |
|                  | Min        | Max            | Min         | Max            | Min        | Max     |      |
| t <sub>H</sub>   | 0.9        |                | 1.0         |                | 1.4        |         | ns   |
| t <sub>PRE</sub> |            | 0.5            |             | 0.6            |            | 0.8     | ns   |
| t <sub>CLR</sub> |            | 0.5            |             | 0.6            |            | 0.8     | ns   |
| t <sub>CH</sub>  | 2.0        |                | 2.5         |                | 3.0        |         | ns   |
| t <sub>CL</sub>  | 2.0        |                | 2.5         |                | 3.0        |         | ns   |

| Table 39. EPF10     | 1              |     | -<br>I         |     | te (1)  | i        |      |
|---------------------|----------------|-----|----------------|-----|---------|----------|------|
| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | ed Grade | Unit |
|                     | Min            | Max | Min            | Max | Min     | Max      |      |
| t <sub>IOD</sub>    |                | 2.2 |                | 2.4 |         | 3.3      | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.3 |         | 0.5      | ns   |
| t <sub>IOCO</sub>   |                | 1.0 |                | 1.0 |         | 1.4      | ns   |
| t <sub>IOCOMB</sub> |                | 0.0 |                | 0.0 |         | 0.2      | ns   |
| t <sub>IOSU</sub>   | 1.0            |     | 1.2            |     | 1.7     |          | ns   |
| t <sub>IOH</sub>    | 0.3            |     | 0.3            |     | 0.5     |          | ns   |
| t <sub>IOCLR</sub>  |                | 0.9 |                | 1.0 |         | 1.4      | ns   |
| t <sub>OD1</sub>    |                | 0.8 |                | 0.9 |         | 1.2      | ns   |
| t <sub>OD2</sub>    |                | 0.3 |                | 0.4 |         | 0.7      | ns   |
| t <sub>OD3</sub>    |                | 3.0 |                | 3.5 |         | 3.5      | ns   |
| t <sub>XZ</sub>     |                | 1.4 |                | 1.7 |         | 2.3      | ns   |
| t <sub>ZX1</sub>    |                | 1.4 |                | 1.7 |         | 2.3      | ns   |
| t <sub>ZX2</sub>    |                | 0.9 |                | 1.2 |         | 1.8      | ns   |
| t <sub>ZX3</sub>    |                | 3.6 |                | 4.3 |         | 4.6      | ns   |
| t <sub>INREG</sub>  |                | 4.9 |                | 5.8 |         | 7.8      | ns   |
| t <sub>IOFD</sub>   |                | 2.8 |                | 3.3 |         | 4.5      | ns   |
| t <sub>INCOMB</sub> |                | 2.8 |                | 3.3 |         | 4.5      | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                        | Min            | Мах | Min            | Max | Min            | Max  |      |
| t <sub>EABAA</sub>     |                | 6.4 |                | 7.6 |                | 10.2 | ns   |
| t <sub>EABRCOMB</sub>  | 6.4            |     | 7.6            |     | 10.2           |      | ns   |
| t <sub>EABRCREG</sub>  | 4.4            |     | 5.1            |     | 7.0            |      | ns   |
| t <sub>EABWP</sub>     | 2.5            |     | 2.9            |     | 3.9            |      | ns   |
| t <sub>EABWCOMB</sub>  | 6.0            |     | 7.0            |     | 9.5            |      | ns   |
| t <sub>EABWCREG</sub>  | 6.8            |     | 7.8            |     | 10.6           |      | ns   |
| t <sub>EABDD</sub>     |                | 5.7 |                | 6.7 |                | 9.0  | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 0.9 |                | 1.3  | ns   |
| t <sub>EABDATASU</sub> | 1.5            |     | 1.7            |     | 2.3            |      | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWESU</sub>   | 1.3            |     | 1.4            |     | 2.0            |      | ns   |
| t <sub>EABWEH</sub>    | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWDSU</sub>   | 1.5            |     | 1.7            |     | 2.3            |      | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWASU</sub>   | 3.0            |     | 3.6            |     | 4.8            |      | ns   |
| t <sub>EABWAH</sub>    | 0.5            |     | 0.5            |     | 0.8            |      | ns   |
| t <sub>EABWO</sub>     |                | 5.1 |                | 6.0 |                | 8.1  | ns   |

| Symbol                   | -1 Spee | d Grade | -2 Speed Grade |     | -3 Spee | ed Grade | Unit |
|--------------------------|---------|---------|----------------|-----|---------|----------|------|
|                          | Min     | Max     | Min            | Max | Min     | Max      |      |
| t <sub>DIN2IOE</sub>     |         | 3.5     |                | 4.3 |         | 5.6      | ns   |
| t <sub>DIN2LE</sub>      |         | 2.1     |                | 2.5 |         | 3.4      | ns   |
| t <sub>DIN2DATA</sub>    |         | 2.2     |                | 2.4 |         | 3.1      | ns   |
| t <sub>DCLK2IOE</sub>    |         | 2.9     |                | 3.5 |         | 4.7      | ns   |
| t <sub>DCLK2LE</sub>     |         | 2.1     |                | 2.5 |         | 3.4      | ns   |
| t <sub>SAMELAB</sub>     |         | 0.1     |                | 0.1 |         | 0.2      | ns   |
| t <sub>SAMEROW</sub>     |         | 1.1     |                | 1.1 |         | 1.5      | ns   |
| t <sub>SAME</sub> COLUMN |         | 0.8     |                | 1.0 |         | 1.3      | ns   |
| t <sub>DIFFROW</sub>     |         | 1.9     |                | 2.1 |         | 2.8      | ns   |
| t <sub>TWOROWS</sub>     |         | 3.0     |                | 3.2 |         | 4.3      | ns   |
| t <sub>LEPERIPH</sub>    |         | 3.1     |                | 3.3 |         | 3.7      | ns   |
| t <sub>LABCARRY</sub>    |         | 0.1     |                | 0.1 |         | 0.2      | ns   |
| t <sub>LABCASC</sub>     |         | 0.3     |                | 0.3 |         | 0.5      | ns   |

| Table 54. EPF10K    | 130E Device    | e EAB Intern | al Micropara                        | ameters (Pa | art 2 of 2) | Note (1) |      |
|---------------------|----------------|--------------|-------------------------------------|-------------|-------------|----------|------|
| Symbol              | -1 Speed Grade |              | ol -1 Speed Grade -2 Speed Grade -3 |             | -3 Spee     | d Grade  | Unit |
|                     | Min            | Max          | Min                                 | Max         | Min         | Max      |      |
| t <sub>DD</sub>     |                | 1.5          |                                     | 2.0         |             | 2.6      | ns   |
| t <sub>EABOUT</sub> |                | 0.2          |                                     | 0.3         |             | 0.3      | ns   |
| t <sub>EABCH</sub>  | 1.5            |              | 2.0                                 |             | 2.5         |          | ns   |
| t <sub>EABCL</sub>  | 2.7            |              | 3.5                                 |             | 4.7         |          | ns   |

| Table 55. EPF10        | Table 55. EPF10K130E Device EAB Internal Timing Macroparameters       Note (1) |     |                |     |                |     |      |
|------------------------|--------------------------------------------------------------------------------|-----|----------------|-----|----------------|-----|------|
| Symbol                 | -1 Speed Grade                                                                 |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                        | Min                                                                            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>     |                                                                                | 5.9 |                | 7.5 |                | 9.9 | ns   |
| t <sub>EABRCOMB</sub>  | 5.9                                                                            |     | 7.5            |     | 9.9            |     | ns   |
| t <sub>EABRCREG</sub>  | 5.1                                                                            |     | 6.4            |     | 8.5            |     | ns   |
| t <sub>EABWP</sub>     | 2.7                                                                            |     | 3.5            |     | 4.7            |     | ns   |
| t <sub>EABWCOMB</sub>  | 5.9                                                                            |     | 7.7            |     | 10.3           |     | ns   |
| t <sub>EABWCREG</sub>  | 5.4                                                                            |     | 7.0            |     | 9.4            |     | ns   |
| t <sub>EABDD</sub>     |                                                                                | 3.4 |                | 4.5 |                | 5.9 | ns   |
| t <sub>EABDATACO</sub> |                                                                                | 0.5 |                | 0.7 |                | 0.8 | ns   |
| t <sub>EABDATASU</sub> | 0.8                                                                            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>EABDATAH</sub>  | 0.1                                                                            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>EABWESU</sub>   | 1.1                                                                            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>EABWEH</sub>    | 0.0                                                                            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWDSU</sub>   | 1.0                                                                            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>EABWDH</sub>    | 0.2                                                                            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>EABWASU</sub>   | 4.1                                                                            |     | 5.1            |     | 6.8            |     | ns   |
| t <sub>EABWAH</sub>    | 0.0                                                                            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWO</sub>     |                                                                                | 3.4 |                | 4.5 |                | 5.9 | ns   |

| Table 58. EPF10K            | 130E Extern | al Bidirectio  | onal Timing | Parameters     | Notes ( | (1), (2) |      |
|-----------------------------|-------------|----------------|-------------|----------------|---------|----------|------|
| Symbol                      | -1 Spee     | -1 Speed Grade |             | -2 Speed Grade |         | ed Grade | Unit |
|                             | Min         | Max            | Min         | Max            | Min     | Max      |      |
| t <sub>INSUBIDIR</sub> (3)  | 2.2         |                | 2.4         |                | 3.2     |          | ns   |
| t <sub>INHBIDIR</sub> (3)   | 0.0         |                | 0.0         |                | 0.0     |          | ns   |
| t <sub>INSUBIDIR</sub> (4)  | 2.8         |                | 3.0         |                | -       |          | ns   |
| t <sub>INHBIDIR</sub> (4)   | 0.0         |                | 0.0         |                | -       |          | ns   |
| t <sub>OUTCOBIDIR</sub> (3) | 2.0         | 5.0            | 2.0         | 7.0            | 2.0     | 9.2      | ns   |
| t <sub>XZBIDIR</sub> (3)    |             | 5.6            |             | 8.1            |         | 10.8     | ns   |
| t <sub>ZXBIDIR</sub> (3)    |             | 5.6            |             | 8.1            |         | 10.8     | ns   |
| t <sub>OUTCOBIDIR</sub> (4) | 0.5         | 4.0            | 0.5         | 6.0            | -       | -        | ns   |
| t <sub>XZBIDIR</sub> (4)    |             | 4.6            |             | 7.1            |         | -        | ns   |
| t <sub>ZXBIDIR</sub> (4)    |             | 4.6            |             | 7.1            |         | -        | ns   |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 59 through 65 show EPF10K200E device internal and external timing parameters.

| Symbol              | -1 Spee | d Grade | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|---------------------|---------|---------|----------------|-----|---------|---------|------|
|                     | Min     | Мах     | Min            | Max | Min     | Max     |      |
| t <sub>LUT</sub>    |         | 0.7     |                | 0.8 |         | 1.2     | ns   |
| t <sub>CLUT</sub>   |         | 0.4     |                | 0.5 |         | 0.6     | ns   |
| t <sub>RLUT</sub>   |         | 0.6     |                | 0.7 |         | 0.9     | ns   |
| t <sub>PACKED</sub> |         | 0.3     |                | 0.5 |         | 0.7     | ns   |
| t <sub>EN</sub>     |         | 0.4     |                | 0.5 |         | 0.6     | ns   |
| t <sub>CICO</sub>   |         | 0.2     |                | 0.2 |         | 0.3     | ns   |
| t <sub>CGEN</sub>   |         | 0.4     |                | 0.4 |         | 0.6     | ns   |
| t <sub>CGENR</sub>  |         | 0.2     |                | 0.2 |         | 0.3     | ns   |
| t <sub>CASC</sub>   |         | 0.7     |                | 0.8 |         | 1.2     | ns   |
| t <sub>C</sub>      |         | 0.5     |                | 0.6 |         | 0.8     | ns   |
| t <sub>CO</sub>     |         | 0.5     |                | 0.6 |         | 0.8     | ns   |
| tсомв               |         | 0.4     |                | 0.6 |         | 0.8     | ns   |
| t <sub>su</sub>     | 0.4     |         | 0.6            |     | 0.7     |         | ns   |

| Symbol                       | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|------------------------------|----------------|-----|---------|----------------|-----|----------|------|
|                              | Min            | Max | Min     | Max            | Min | Max      |      |
| t <sub>DRR</sub>             |                | 8.0 |         | 9.5            |     | 12.5     | ns   |
| t <sub>INSU</sub> (2)        | 2.4            |     | 2.9     |                | 3.9 |          | ns   |
| t <sub>INH</sub> (2)         | 0.0            |     | 0.0     |                | 0.0 |          | ns   |
| t <sub>оитсо</sub> (2)       | 2.0            | 4.3 | 2.0     | 5.2            | 2.0 | 7.3      | ns   |
| t <sub>INSU</sub> (3)        | 2.4            |     | 2.9     |                |     |          | ns   |
| t <sub>INH</sub> (3)         | 0.0            |     | 0.0     |                |     |          | ns   |
| <b>t<sub>оитсо (3)</sub></b> | 0.5            | 3.3 | 0.5     | 4.1            |     |          | ns   |
| t <sub>PCISU</sub>           | 2.4            |     | 2.9     |                | -   |          | ns   |
| t <sub>PCIH</sub>            | 0.0            |     | 0.0     |                | -   |          | ns   |
| t <sub>PCICO</sub>           | 2.0            | 6.0 | 2.0     | 7.7            | -   | -        | ns   |

 Table 72. EPF10K50S External Bidirectional Timing Parameters
 Note (1)

| Symbol                     | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |    |
|----------------------------|----------------|-----|---------|----------------|-----|----------------|----|
|                            | Min            | Max | Min     | Max            | Min | Max            |    |
| t <sub>INSUBIDIR</sub> (2) | 2.7            |     | 3.2     |                | 4.3 |                | ns |
| t <sub>INHBIDIR</sub> (2)  | 0.0            |     | 0.0     |                | 0.0 |                | ns |
| t <sub>inhbidir</sub> (3)  | 0.0            |     | 0.0     |                | -   |                | ns |
| t <sub>insubidir</sub> (3) | 3.7            |     | 4.2     |                | -   |                | ns |
| toutcobidir (2)            | 2.0            | 4.5 | 2.0     | 5.2            | 2.0 | 7.3            | ns |
| t <sub>XZBIDIR</sub> (2)   |                | 6.8 |         | 7.8            |     | 10.1           | ns |
| t <sub>ZXBIDIR</sub> (2)   |                | 6.8 |         | 7.8            |     | 10.1           | ns |
| toutcobidir (3)            | 0.5            | 3.5 | 0.5     | 4.2            | -   | -              |    |
| t <sub>XZBIDIR</sub> (3)   |                | 6.8 |         | 8.4            |     | -              | ns |
| t <sub>ZXBIDIR</sub> (3)   |                | 6.8 |         | 8.4            |     | -              | ns |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30.

(2) This parameter is measured without use of the ClockLock or ClockBoost circuits.

(3) This parameter is measured with use of the ClockLock or ClockBoost circuits

| Power<br>Consumption | The supply power (P) for FLEX 10KE de following equation:                                                                                                                                                                                                                 | vices can be calculated with the                                                                   |  |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| oonoumption          | $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTI})$                                                                                                                                                                                                                     | $_{\rm VE}$ ) $	imes$ V <sub>CC</sub> + P <sub>IO</sub>                                            |  |  |  |  |  |
|                      | The $I_{CCACTIVE}$ value depends on the sw<br>application logic. This value is calculated<br>that each LE typically consumes. The $P_{II}$<br>device output load characteristics and so<br>calculated using the guidelines given in<br><i>Power for Altera Devices</i> ). | d based on the amount of current $_{\rm D}$ value, which depends on the witching frequency, can be |  |  |  |  |  |
|                      | Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.                                                                                               |                                                                                                    |  |  |  |  |  |
|                      | The $I_{\rm CCACTIVE}$ value can be calculated with the following equation:                                                                                                                                                                                               |                                                                                                    |  |  |  |  |  |
|                      | $I_{CCACTIVE} = K \times \mathbf{f}_{MAX} \times N \times \mathbf{tog}_{LC} \times \frac{\mu A}{MHz \times LE}$                                                                                                                                                           |                                                                                                    |  |  |  |  |  |
|                      | Where:                                                                                                                                                                                                                                                                    |                                                                                                    |  |  |  |  |  |
|                      | <ul> <li>f<sub>MAX</sub> = Maximum operating frequence</li> <li>N = Total number of LEs used in tog<sub>LC</sub> = Average percent of LEs tog (typically 12.5%)</li> <li>K = Constant</li> </ul>                                                                          | n the device<br>gling at each clock                                                                |  |  |  |  |  |
|                      | Table 80 provides the constant (K) value                                                                                                                                                                                                                                  | S for FLEX TUKE devices.                                                                           |  |  |  |  |  |
|                      | Table 80. FLEX 10KE K Constant Values                                                                                                                                                                                                                                     |                                                                                                    |  |  |  |  |  |
|                      | Device                                                                                                                                                                                                                                                                    | K Value                                                                                            |  |  |  |  |  |
|                      | EPF10K30E                                                                                                                                                                                                                                                                 | 4.5                                                                                                |  |  |  |  |  |
|                      | EPF10K50E                                                                                                                                                                                                                                                                 | 4.8                                                                                                |  |  |  |  |  |
|                      | EPF10K50S                                                                                                                                                                                                                                                                 | 4.5                                                                                                |  |  |  |  |  |
|                      | EPF10K100E                                                                                                                                                                                                                                                                | 4.5                                                                                                |  |  |  |  |  |
|                      | EPF10K130E                                                                                                                                                                                                                                                                | 4.6                                                                                                |  |  |  |  |  |
|                      | EPF10K200E                                                                                                                                                                                                                                                                | 4.8                                                                                                |  |  |  |  |  |

EPF10K200S

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

4.6

Additionally, the Altera software offers several features that help plan for future device migration by preventing the use of conflicting I/O pins.

| Table 81. I/O Counts for FLEX 10KA & FLEX 10KE Devices |           |                |           |  |  |  |  |  |
|--------------------------------------------------------|-----------|----------------|-----------|--|--|--|--|--|
| FLEX 10                                                | KA        | FLEX 10        | KE        |  |  |  |  |  |
| Device                                                 | I/O Count | Device         | I/O Count |  |  |  |  |  |
| EPF10K30AF256                                          | 191       | EPF10K30EF256  | 176       |  |  |  |  |  |
| EPF10K30AF484                                          | 246       | EPF10K30EF484  | 220       |  |  |  |  |  |
| EPF10K50VB356                                          | 274       | EPF10K50SB356  | 220       |  |  |  |  |  |
| EPF10K50VF484                                          | 291       | EPF10K50EF484  | 254       |  |  |  |  |  |
| EPF10K50VF484                                          | 291       | EPF10K50SF484  | 254       |  |  |  |  |  |
| EPF10K100AF484                                         | 369       | EPF10K100EF484 | 338       |  |  |  |  |  |

**Configuration Schemes** 

The configuration data for a FLEX 10KE device can be loaded with one of five configuration schemes (see Table 82), chosen on the basis of the target application. An EPC1, EPC2, or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a FLEX 10KE device, allowing automatic configuration on system power-up.

Multiple FLEX 10KE devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional FLEX 10K, FLEX 10KA, FLEX 10KE, and FLEX 6000 devices can be configured in the same serial chain.

| Table 82. Data Sources for FLEX 10KE Configuration |                                                                                                     |  |  |  |  |  |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Configuration Scheme                               | Data Source                                                                                         |  |  |  |  |  |
| Configuration device                               | EPC1, EPC2, or EPC16 configuration device                                                           |  |  |  |  |  |
| Passive serial (PS)                                | BitBlaster, ByteBlasterMV, or MasterBlaster download cables, or serial data source                  |  |  |  |  |  |
| Passive parallel asynchronous (PPA)                | Parallel data source                                                                                |  |  |  |  |  |
| Passive parallel synchronous (PPS)                 | Parallel data source                                                                                |  |  |  |  |  |
| JTAG                                               | BitBlaster or ByteBlasterMV download cables, or<br>microprocessor with a Jam STAPL file or JBC file |  |  |  |  |  |