## E·XFL

#### Intel - EPF10K50EFC484-1 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 360                                                         |
| Number of Logic Elements/Cells | 2880                                                        |
| Total RAM Bits                 | 40960                                                       |
| Number of I/O                  | 220                                                         |
| Number of Gates                | 199000                                                      |
| Voltage - Supply               | 2.3V ~ 2.7V                                                 |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 484-BBGA                                                    |
| Supplier Device Package        | 484-FBGA (23x23)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50efc484-1 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |  |  |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|--|--|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |  |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |  |  |
| Area (mm <sup>2</sup> )                                                                          | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |  |  |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |  |  |

### General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

# Functional Description

Each FLEX 10KE device contains an enhanced embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a four-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10KE devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 0.9 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 3.0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs.

#### **Embedded Array Block**

The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers.

Logic functions are implemented by programming the EAB with a readonly pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions such as LPM functions can take advantage of the EAB automatically.

The FLEX 10KE EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These small FPGA RAM blocks must be connected together to make RAM blocks of manageable size. The RAM blocks are connected together using multiplexers implemented with more logic blocks. These extra multiplexers cause extra delay, which slows down the RAM block. FPGA RAM blocks are also prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns.

The FLEX 10KE enhanced EAB adds dual-port capability to the existing EAB structure. The dual-port structure is ideal for FIFO buffers with one or two clocks. The FLEX 10KE EAB can also support up to 16-bit-wide RAM blocks and is backward-compatible with any design containing FLEX 10K EABs. The FLEX 10KE EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, which allows the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections.

#### Figure 7. FLEX 10KE LAB



#### Notes:

- (1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 22 inputs to the LAB local interconnect channel from the row; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 26.
- (2) EPF10K30E, EPF10K50E, and EPF10K50S devices have 30 LAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 34.

#### LE Operating Modes

The FLEX 10KE LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.

#### Normal Mode

The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Altera Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect routing structure at the same time.

The LUT and the register in the LE can be used independently (register packing). To support register packing, the LE has two outputs; one drives the local interconnect, and the other drives the FastTrack Interconnect routing structure. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a three-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a four-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect routing structure while the LUT drives the local interconnect, or vice versa.

#### Arithmetic Mode

The arithmetic mode offers 2 three-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 11 on page 22, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain.

#### **Up/Down Counter Mode**

The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals without using the LUT resources.

In addition to the six clear and preset modes, FLEX 10KE devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality.







#### I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers. When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Table 8. Peripheral Bus Sources for EPF10K30E, EPF10K50E & EPF10K50S Devices |           |                        |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------|-----------|------------------------|--|--|--|--|--|--|--|
| Peripheral<br>Control Signal                                                 | EPF10K30E | EPF10K50E<br>EPF10K50S |  |  |  |  |  |  |  |
| OEO                                                                          | Row A     | Row A                  |  |  |  |  |  |  |  |
| OE1                                                                          | Row B     | Row B                  |  |  |  |  |  |  |  |
| OE2                                                                          | Row C     | Row D                  |  |  |  |  |  |  |  |
| OE3                                                                          | Row D     | Row F                  |  |  |  |  |  |  |  |
| OE4                                                                          | Row E     | Row H                  |  |  |  |  |  |  |  |
| OE5                                                                          | Row F     | Row J                  |  |  |  |  |  |  |  |
| CLKENA0/CLK0/GLOBAL0                                                         | Row A     | Row A                  |  |  |  |  |  |  |  |
| CLKENA1/OE6/GLOBAL1                                                          | Row B     | Row C                  |  |  |  |  |  |  |  |
| CLKENA2/CLR0                                                                 | Row C     | Row E                  |  |  |  |  |  |  |  |
| CLKENA3/OE7/GLOBAL2                                                          | Row D     | Row G                  |  |  |  |  |  |  |  |
| CLKENA4/CLR1                                                                 | Row E     | Row I                  |  |  |  |  |  |  |  |
| CLKENA5/CLK1/GLOBAL3                                                         | Row F     | Row J                  |  |  |  |  |  |  |  |

Г

Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).



The values for m and n are provided in Table 11.



#### Table 11 lists the FLEX 10KE column-to-IOE interconnect resources.

| Table 11. FLEX 10KE Column-to-IOE Interconnect Resources |                         |                             |  |  |  |  |  |  |  |  |
|----------------------------------------------------------|-------------------------|-----------------------------|--|--|--|--|--|--|--|--|
| Device                                                   | Channels per Column (n) | Column Channels per Pin (m) |  |  |  |  |  |  |  |  |
| EPF10K30E                                                | 24                      | 16                          |  |  |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                   | 24                      | 16                          |  |  |  |  |  |  |  |  |
| EPF10K100E                                               | 24                      | 16                          |  |  |  |  |  |  |  |  |
| EPF10K130E                                               | 32                      | 24                          |  |  |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                 | 48                      | 40                          |  |  |  |  |  |  |  |  |

#### PCI Pull-Up Clamping Diode Option

FLEX 10KE devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the  $V_{\rm CCIO}$  value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems.

Clamping diodes are controlled on a pin-by-pin basis. When  $V_{CCIO}$  is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When  $V_{CCIO}$  is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which would allow a device to bridge between a 3.3-V PCI bus and a 5.0-V device.

#### **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects the falling edge of the output.

#### **Open-Drain Output Option**

FLEX 10KE devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

#### MultiVolt I/O Interface

The FLEX 10KE device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10KE devices in all packages to interface with systems of differing supply voltages. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10KE MultiVolt I/O Support                |     |      |       |     |     |     |  |  |  |  |
|----------------------------------------------------------|-----|------|-------|-----|-----|-----|--|--|--|--|
| V <sub>CCIO</sub> (V) Input Signal (V) Output Signal (V) |     |      |       |     |     |     |  |  |  |  |
|                                                          | 2.5 | 3.3  | 5.0   | 2.5 | 3.3 | 5.0 |  |  |  |  |
| 2.5                                                      | ~   | ✓(1) | ✓ (1) | ~   |     |     |  |  |  |  |
| 3.3 🗸 🗸 🏹 (1) 🏹 (2) 🗸 🗸                                  |     |      |       |     |     |     |  |  |  |  |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

#### Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user.

| Table 20. 2.5-V EPF10K50E & EPF10K200E Device Recommended Operating Conditions |                                                        |                    |             |                   |      |  |  |  |  |  |
|--------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|-------------|-------------------|------|--|--|--|--|--|
| Symbol                                                                         | Parameter                                              | Conditions         | Min         | Max               | Unit |  |  |  |  |  |
| V <sub>CCINT</sub>                                                             | Supply voltage for internal logic<br>and input buffers | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |  |  |  |  |  |
| V <sub>CCIO</sub>                                                              | Supply voltage for output buffers, 3.3-V operation     | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |  |  |  |  |  |
|                                                                                | Supply voltage for output buffers, 2.5-V operation     | (3), (4)           | 2.30 (2.30) | 2.70 (2.70)       | V    |  |  |  |  |  |
| VI                                                                             | Input voltage                                          | (5)                | -0.5        | 5.75              | V    |  |  |  |  |  |
| Vo                                                                             | Output voltage                                         |                    | 0           | V <sub>CCIO</sub> | V    |  |  |  |  |  |
| Τ <sub>A</sub>                                                                 | Ambient temperature                                    | For commercial use | 0           | 70                | °C   |  |  |  |  |  |
|                                                                                |                                                        | For industrial use | -40         | 85                | °C   |  |  |  |  |  |
| TJ                                                                             | Operating temperature                                  | For commercial use | 0           | 85                | °C   |  |  |  |  |  |
|                                                                                |                                                        | For industrial use | -40         | 100               | °C   |  |  |  |  |  |
| t <sub>R</sub>                                                                 | Input rise time                                        |                    |             | 40                | ns   |  |  |  |  |  |
| t <sub>F</sub>                                                                 | Input fall time                                        |                    |             | 40                | ns   |  |  |  |  |  |

## *Table 21. 2.5-V EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E & EPF10K200S Device Recommended Operating Conditions*

| Symbol             | Parameter                                              | Conditions         | Min              | Max               | Unit |
|--------------------|--------------------------------------------------------|--------------------|------------------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic<br>and input buffers | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation     | (3), (4)           | 3.00 (3.00)      | 3.60 (3.60)       | V    |
|                    | Supply voltage for output buffers, 2.5-V operation     | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |
| VI                 | Input voltage                                          | (5)                | -0.5             | 5.75              | V    |
| Vo                 | Output voltage                                         |                    | 0                | V <sub>CCIO</sub> | V    |
| Τ <sub>A</sub>     | Ambient temperature                                    | For commercial use | 0                | 70                | °C   |
|                    |                                                        | For industrial use | -40              | 85                | °C   |
| Τ <sub>J</sub>     | Operating temperature                                  | For commercial use | 0                | 85                | °C   |
|                    |                                                        | For industrial use | -40              | 100               | °C   |
| t <sub>R</sub>     | Input rise time                                        |                    |                  | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                        |                    |                  | 40                | ns   |

| Table 22         | 2. FLEX 10KE 2.5-V Dev                         | vice DC Operating Condition                                                        | ns Notes (6), (7)              |     |                                            |      |
|------------------|------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------|-----|--------------------------------------------|------|
| Symbol           | Parameter                                      | Conditions                                                                         | Min                            | Тур | Max                                        | Unit |
| V <sub>IH</sub>  | High-level input<br>voltage                    |                                                                                    | $1.7, 0.5 \times V_{CCIO}$ (8) |     | 5.75                                       | V    |
| V <sub>IL</sub>  | Low-level input<br>voltage                     |                                                                                    | -0.5                           |     | 0.8,<br>0.3 × V <sub>CCIO</sub> <i>(8)</i> | V    |
| V <sub>OH</sub>  | 3.3-V high-level TTL<br>output voltage         | I <sub>OH</sub> = -8 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(</i> 9 <i>)</i>      | 2.4                            |     |                                            | V    |
|                  | 3.3-V high-level<br>CMOS output voltage        | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(</i> 9 <i>)</i>    | V <sub>CCIO</sub> – 0.2        |     |                                            | V    |
|                  | 3.3-V high-level PCI<br>output voltage         | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V} (9)$ | $0.9 	imes V_{CCIO}$           |     |                                            | V    |
|                  | 2.5-V high-level output voltage                | I <sub>OH</sub> = -0.1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(</i> 9 <i>)</i>    | 2.1                            |     |                                            | V    |
|                  |                                                | I <sub>OH</sub> = -1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V <i>(9)</i>               | 2.0                            |     |                                            | V    |
|                  |                                                | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (9)$                    | 1.7                            |     |                                            | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL<br>output voltage          | I <sub>OL</sub> = 12 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(10)</i>              |                                |     | 0.45                                       | V    |
|                  | 3.3-V low-level CMOS output voltage            | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (10)                    |                                |     | 0.2                                        | V    |
|                  | 3.3-V low-level PCI<br>output voltage          | $I_{OL}$ = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V<br>(10)                |                                |     | $0.1 \times V_{CCIO}$                      | V    |
|                  | 2.5-V low-level output voltage                 | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (10)$                  |                                |     | 0.2                                        | V    |
|                  |                                                | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                      |                                |     | 0.4                                        | V    |
|                  |                                                | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (10)                      |                                |     | 0.7                                        | V    |
| I <sub>I</sub>   | Input pin leakage<br>current                   | $V_{I} = V_{CCIOmax}$ to 0 V (11)                                                  | -10                            |     | 10                                         | μA   |
| I <sub>OZ</sub>  | Tri-stated I/O pin<br>leakage current          | $V_{O} = V_{CCIOmax}$ to 0 V (11)                                                  | -10                            |     | 10                                         | μA   |
| I <sub>CC0</sub> | V <sub>CC</sub> supply current<br>(standby)    | V <sub>I</sub> = ground, no load, no<br>toggling inputs                            |                                | 5   |                                            | mA   |
|                  |                                                | V <sub>I</sub> = ground, no load, no toggling inputs <i>(12)</i>                   |                                | 10  |                                            | mA   |
| $R_{CONF}$       | Value of I/O pin pull-                         | V <sub>CCIO</sub> = 3.0 V (13)                                                     | 20                             |     | 50                                         | k¾   |
|                  | up resistor before and<br>during configuration | $V_{CCIO} = 2.3 V (13)$                                                            | 30                             |     | 80                                         | k¾   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 23. FLEX 10KE Device Capacitance     Note (14) |                                             |                                     |     |     |      |  |  |  |  |  |
|------------------------------------------------------|---------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol                                               | Parameter                                   | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| CIN                                                  | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |  |
| CINCLK                                               | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |
| C <sub>OUT</sub>                                     | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before  $V_{CCINT}$  and  $V_{CCIO}$  are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21.
  (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS
- signals. Additionally, the input buffers are 3.3-V PCI compliant when  $V_{CCIO}$  and  $V_{CCINT}$  meet the relationship shown in Figure 22.
- (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than  $V_{CCIO}$  by an external source.
- (14) Capacitance is sample-tested only.

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 38. EPF10K50E Device LE Timing Microparameters (Part 2 of 2)       Note (1) |         |                |     |         |                   |     |      |  |  |  |
|-----------------------------------------------------------------------------------|---------|----------------|-----|---------|-------------------|-----|------|--|--|--|
| Symbol                                                                            | -1 Spee | -1 Speed Grade |     | d Grade | de -3 Speed Grade |     | Unit |  |  |  |
|                                                                                   | Min     | Max            | Min | Max     | Min               | Max |      |  |  |  |
| t <sub>H</sub>                                                                    | 0.9     |                | 1.0 |         | 1.4               |     | ns   |  |  |  |
| t <sub>PRE</sub>                                                                  |         | 0.5            |     | 0.6     |                   | 0.8 | ns   |  |  |  |
| t <sub>CLR</sub>                                                                  |         | 0.5            |     | 0.6     |                   | 0.8 | ns   |  |  |  |
| t <sub>CH</sub>                                                                   | 2.0     |                | 2.5 |         | 3.0               |     | ns   |  |  |  |
| t <sub>CL</sub>                                                                   | 2.0     |                | 2.5 |         | 3.0               |     | ns   |  |  |  |

| Table 39. EPF10K50E Device IOE Timing Microparameters       Note (1) |         |         |         |          |         |          |      |  |  |
|----------------------------------------------------------------------|---------|---------|---------|----------|---------|----------|------|--|--|
| Symbol                                                               | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |  |  |
|                                                                      | Min     | Max     | Min     | Max      | Min     | Max      |      |  |  |
| t <sub>IOD</sub>                                                     |         | 2.2     |         | 2.4      |         | 3.3      | ns   |  |  |
| t <sub>IOC</sub>                                                     |         | 0.3     |         | 0.3      |         | 0.5      | ns   |  |  |
| t <sub>IOCO</sub>                                                    |         | 1.0     |         | 1.0      |         | 1.4      | ns   |  |  |
| t <sub>IOCOMB</sub>                                                  |         | 0.0     |         | 0.0      |         | 0.2      | ns   |  |  |
| t <sub>IOSU</sub>                                                    | 1.0     |         | 1.2     |          | 1.7     |          | ns   |  |  |
| t <sub>IOH</sub>                                                     | 0.3     |         | 0.3     |          | 0.5     |          | ns   |  |  |
| t <sub>IOCLR</sub>                                                   |         | 0.9     |         | 1.0      |         | 1.4      | ns   |  |  |
| t <sub>OD1</sub>                                                     |         | 0.8     |         | 0.9      |         | 1.2      | ns   |  |  |
| t <sub>OD2</sub>                                                     |         | 0.3     |         | 0.4      |         | 0.7      | ns   |  |  |
| t <sub>OD3</sub>                                                     |         | 3.0     |         | 3.5      |         | 3.5      | ns   |  |  |
| t <sub>XZ</sub>                                                      |         | 1.4     |         | 1.7      |         | 2.3      | ns   |  |  |
| t <sub>ZX1</sub>                                                     |         | 1.4     |         | 1.7      |         | 2.3      | ns   |  |  |
| t <sub>ZX2</sub>                                                     |         | 0.9     |         | 1.2      |         | 1.8      | ns   |  |  |
| t <sub>ZX3</sub>                                                     |         | 3.6     |         | 4.3      |         | 4.6      | ns   |  |  |
| t <sub>INREG</sub>                                                   |         | 4.9     |         | 5.8      |         | 7.8      | ns   |  |  |
| t <sub>IOFD</sub>                                                    |         | 2.8     |         | 3.3      |         | 4.5      | ns   |  |  |
| t <sub>INCOMB</sub>                                                  |         | 2.8     |         | 3.3      |         | 4.5      | ns   |  |  |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 40. EPF10K50E Device EAB Internal Microparameters       Note (1) |         |          |                |     |                |     |      |  |
|------------------------------------------------------------------------|---------|----------|----------------|-----|----------------|-----|------|--|
| Symbol                                                                 | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                        | Min     | Max      | Min            | Max | Min            | Max |      |  |
| t <sub>EABDATA1</sub>                                                  |         | 1.7      |                | 2.0 |                | 2.7 | ns   |  |
| t <sub>EABDATA1</sub>                                                  |         | 0.6      |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>EABWE1</sub>                                                    |         | 1.1      |                | 1.3 |                | 1.8 | ns   |  |
| t <sub>EABWE2</sub>                                                    |         | 0.4      |                | 0.4 |                | 0.6 | ns   |  |
| t <sub>EABRE1</sub>                                                    |         | 0.8      |                | 0.9 |                | 1.2 | ns   |  |
| t <sub>EABRE2</sub>                                                    |         | 0.4      |                | 0.4 |                | 0.6 | ns   |  |
| t <sub>EABCLK</sub>                                                    |         | 0.0      |                | 0.0 |                | 0.0 | ns   |  |
| t <sub>EABCO</sub>                                                     |         | 0.3      |                | 0.3 |                | 0.5 | ns   |  |
| t <sub>EABBYPASS</sub>                                                 |         | 0.5      |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>EABSU</sub>                                                     | 0.9     |          | 1.0            |     | 1.4            |     | ns   |  |
| t <sub>EABH</sub>                                                      | 0.4     |          | 0.4            |     | 0.6            |     | ns   |  |
| t <sub>EABCLR</sub>                                                    | 0.3     |          | 0.3            |     | 0.5            |     | ns   |  |
| t <sub>AA</sub>                                                        |         | 3.2      |                | 3.8 |                | 5.1 | ns   |  |
| t <sub>WP</sub>                                                        | 2.5     |          | 2.9            |     | 3.9            |     | ns   |  |
| t <sub>RP</sub>                                                        | 0.9     |          | 1.1            |     | 1.5            |     | ns   |  |
| t <sub>WDSU</sub>                                                      | 0.9     |          | 1.0            |     | 1.4            |     | ns   |  |
| t <sub>WDH</sub>                                                       | 0.1     |          | 0.1            |     | 0.2            |     | ns   |  |
| t <sub>WASU</sub>                                                      | 1.7     |          | 2.0            |     | 2.7            |     | ns   |  |
| t <sub>WAH</sub>                                                       | 1.8     |          | 2.1            |     | 2.9            |     | ns   |  |
| t <sub>RASU</sub>                                                      | 3.1     |          | 3.7            |     | 5.0            |     | ns   |  |
| t <sub>RAH</sub>                                                       | 0.2     |          | 0.2            |     | 0.3            |     | ns   |  |
| t <sub>WO</sub>                                                        |         | 2.5      |                | 2.9 |                | 3.9 | ns   |  |
| t <sub>DD</sub>                                                        |         | 2.5      |                | 2.9 |                | 3.9 | ns   |  |
| t <sub>EABOUT</sub>                                                    |         | 0.5      |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>EABCH</sub>                                                     | 1.5     |          | 2.0            |     | 2.5            |     | ns   |  |
| t <sub>EABCL</sub>                                                     | 2.5     |          | 2.9            |     | 3.9            |     | ns   |  |

| FLEX 10KE Embedded Programmable | e Logic Devices | Data Sheet |
|---------------------------------|-----------------|------------|
|---------------------------------|-----------------|------------|

| Table 41. EPF10K50E Device EAB Internal Timing Macroparameters       Note (1) |                |     |                |     |                |      |      |
|-------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|
| Symbol                                                                        | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|                                                                               | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>EABAA</sub>                                                            |                | 6.4 |                | 7.6 |                | 10.2 | ns   |
| t <sub>EABRCOMB</sub>                                                         | 6.4            |     | 7.6            |     | 10.2           |      | ns   |
| t <sub>EABRCREG</sub>                                                         | 4.4            |     | 5.1            |     | 7.0            |      | ns   |
| t <sub>EABWP</sub>                                                            | 2.5            |     | 2.9            |     | 3.9            |      | ns   |
| t <sub>EABWCOMB</sub>                                                         | 6.0            |     | 7.0            |     | 9.5            |      | ns   |
| t <sub>EABWCREG</sub>                                                         | 6.8            |     | 7.8            |     | 10.6           |      | ns   |
| t <sub>EABDD</sub>                                                            |                | 5.7 |                | 6.7 |                | 9.0  | ns   |
| t <sub>EABDATACO</sub>                                                        |                | 0.8 |                | 0.9 |                | 1.3  | ns   |
| t <sub>EABDATASU</sub>                                                        | 1.5            |     | 1.7            |     | 2.3            |      | ns   |
| t <sub>EABDATAH</sub>                                                         | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWESU</sub>                                                          | 1.3            |     | 1.4            |     | 2.0            |      | ns   |
| t <sub>EABWEH</sub>                                                           | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWDSU</sub>                                                          | 1.5            |     | 1.7            |     | 2.3            |      | ns   |
| t <sub>EABWDH</sub>                                                           | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>EABWASU</sub>                                                          | 3.0            |     | 3.6            |     | 4.8            |      | ns   |
| t <sub>EABWAH</sub>                                                           | 0.5            |     | 0.5            |     | 0.8            |      | ns   |
| t <sub>EABWO</sub>                                                            |                | 5.1 |                | 6.0 |                | 8.1  | ns   |

| Table 42. EPF10K50E Device Interconnect Timing Microparameters         Note (1) |                |     |                |     |                |     |      |  |
|---------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                                          | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                                 | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>DIN2IOE</sub>                                                            |                | 3.5 |                | 4.3 |                | 5.6 | ns   |  |
| t <sub>DIN2LE</sub>                                                             |                | 2.1 |                | 2.5 |                | 3.4 | ns   |  |
| t <sub>DIN2DATA</sub>                                                           |                | 2.2 |                | 2.4 |                | 3.1 | ns   |  |
| t <sub>DCLK2IOE</sub>                                                           |                | 2.9 |                | 3.5 |                | 4.7 | ns   |  |
| t <sub>DCLK2LE</sub>                                                            |                | 2.1 |                | 2.5 |                | 3.4 | ns   |  |
| t <sub>SAMELAB</sub>                                                            |                | 0.1 |                | 0.1 |                | 0.2 | ns   |  |
| t <sub>SAMEROW</sub>                                                            |                | 1.1 |                | 1.1 |                | 1.5 | ns   |  |
| t <sub>SAMECOLUMN</sub>                                                         |                | 0.8 |                | 1.0 |                | 1.3 | ns   |  |
| t <sub>DIFFROW</sub>                                                            |                | 1.9 |                | 2.1 |                | 2.8 | ns   |  |
| t <sub>TWOROWS</sub>                                                            |                | 3.0 |                | 3.2 |                | 4.3 | ns   |  |
| t <sub>LEPERIPH</sub>                                                           |                | 3.1 |                | 3.3 |                | 3.7 | ns   |  |
| t <sub>LABCARRY</sub>                                                           |                | 0.1 |                | 0.1 |                | 0.2 | ns   |  |
| t <sub>LABCASC</sub>                                                            |                | 0.3 |                | 0.3 |                | 0.5 | ns   |  |

| Table 58. EPF10K130E External Bidirectional Timing Parameters       Notes (1), (2) |                |     |                |     |                |      |      |  |
|------------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|
| Symbol                                                                             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |
|                                                                                    | Min            | Max | Min            | Max | Min            | Max  |      |  |
| t <sub>INSUBIDIR</sub> (3)                                                         | 2.2            |     | 2.4            |     | 3.2            |      | ns   |  |
| t <sub>INHBIDIR</sub> (3)                                                          | 0.0            |     | 0.0            |     | 0.0            |      | ns   |  |
| t <sub>INSUBIDIR</sub> (4)                                                         | 2.8            |     | 3.0            |     | -              |      | ns   |  |
| t <sub>INHBIDIR</sub> (4)                                                          | 0.0            |     | 0.0            |     | -              |      | ns   |  |
| toutcobidir (3)                                                                    | 2.0            | 5.0 | 2.0            | 7.0 | 2.0            | 9.2  | ns   |  |
| t <sub>XZBIDIR</sub> (3)                                                           |                | 5.6 |                | 8.1 |                | 10.8 | ns   |  |
| t <sub>ZXBIDIR</sub> (3)                                                           |                | 5.6 |                | 8.1 |                | 10.8 | ns   |  |
| toutcobidir (4)                                                                    | 0.5            | 4.0 | 0.5            | 6.0 | _              | -    | ns   |  |
| t <sub>XZBIDIR</sub> (4)                                                           |                | 4.6 |                | 7.1 |                | -    | ns   |  |
| t <sub>ZXBIDIR</sub> (4)                                                           |                | 4.6 |                | 7.1 |                | -    | ns   |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

### Tables 59 through 65 show EPF10K200E device internal and external timing parameters.

| Table 59. EPF10K200E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |         |                |     |                |     |         |      |  |
|------------------------------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|
| Symbol                                                                             | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | d Grade | Unit |  |
|                                                                                    | Min     | Max            | Min | Max            | Min | Max     |      |  |
| t <sub>LUT</sub>                                                                   |         | 0.7            |     | 0.8            |     | 1.2     | ns   |  |
| t <sub>CLUT</sub>                                                                  |         | 0.4            |     | 0.5            |     | 0.6     | ns   |  |
| t <sub>RLUT</sub>                                                                  |         | 0.6            |     | 0.7            |     | 0.9     | ns   |  |
| t <sub>PACKED</sub>                                                                |         | 0.3            |     | 0.5            |     | 0.7     | ns   |  |
| t <sub>EN</sub>                                                                    |         | 0.4            |     | 0.5            |     | 0.6     | ns   |  |
| t <sub>CICO</sub>                                                                  |         | 0.2            |     | 0.2            |     | 0.3     | ns   |  |
| t <sub>CGEN</sub>                                                                  |         | 0.4            |     | 0.4            |     | 0.6     | ns   |  |
| t <sub>CGENR</sub>                                                                 |         | 0.2            |     | 0.2            |     | 0.3     | ns   |  |
| t <sub>CASC</sub>                                                                  |         | 0.7            |     | 0.8            |     | 1.2     | ns   |  |
| t <sub>C</sub>                                                                     |         | 0.5            |     | 0.6            |     | 0.8     | ns   |  |
| t <sub>CO</sub>                                                                    |         | 0.5            |     | 0.6            |     | 0.8     | ns   |  |
| t <sub>COMB</sub>                                                                  |         | 0.4            |     | 0.6            |     | 0.8     | ns   |  |
| t <sub>SU</sub>                                                                    | 0.4     |                | 0.6 |                | 0.7 |         | ns   |  |

| Table 76. EPF10K200S Device EAB Internal Timing Macroparameters       Note (1) |         |                |     |                |      |          |      |  |
|--------------------------------------------------------------------------------|---------|----------------|-----|----------------|------|----------|------|--|
| Symbol                                                                         | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |      | ed Grade | Unit |  |
|                                                                                | Min     | Max            | Min | Мах            | Min  | Max      |      |  |
| t <sub>EABAA</sub>                                                             |         | 3.9            |     | 6.4            |      | 8.4      | ns   |  |
| t <sub>EABRCOMB</sub>                                                          | 3.9     |                | 6.4 |                | 8.4  |          | ns   |  |
| t <sub>EABRCREG</sub>                                                          | 3.6     |                | 5.7 |                | 7.6  |          | ns   |  |
| t <sub>EABWP</sub>                                                             | 2.1     |                | 4.0 |                | 5.3  |          | ns   |  |
| t <sub>EABWCOMB</sub>                                                          | 4.8     |                | 8.1 |                | 10.7 |          | ns   |  |
| t <sub>EABWCREG</sub>                                                          | 5.4     |                | 8.0 |                | 10.6 |          | ns   |  |
| t <sub>EABDD</sub>                                                             |         | 3.8            |     | 5.1            |      | 6.7      | ns   |  |
| t <sub>EABDATACO</sub>                                                         |         | 0.8            |     | 1.0            |      | 1.3      | ns   |  |
| t <sub>EABDATASU</sub>                                                         | 1.1     |                | 1.6 |                | 2.1  |          | ns   |  |
| t <sub>EABDATAH</sub>                                                          | 0.0     |                | 0.0 |                | 0.0  |          | ns   |  |
| t <sub>EABWESU</sub>                                                           | 0.7     |                | 1.1 |                | 1.5  |          | ns   |  |
| t <sub>EABWEH</sub>                                                            | 0.4     |                | 0.5 |                | 0.6  |          | ns   |  |
| t <sub>EABWDSU</sub>                                                           | 1.2     |                | 1.8 |                | 2.4  |          | ns   |  |
| t <sub>EABWDH</sub>                                                            | 0.0     |                | 0.0 |                | 0.0  |          | ns   |  |
| t <sub>EABWASU</sub>                                                           | 1.9     |                | 3.6 |                | 4.7  |          | ns   |  |
| t <sub>EABWAH</sub>                                                            | 0.8     |                | 0.5 |                | 0.7  |          | ns   |  |
| t <sub>EABWO</sub>                                                             |         | 3.1            |     | 4.4            |      | 5.8      | ns   |  |

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |      |                |      |      |  |  |
|----------------------------------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|--|--|
| Symbol                                                                                       | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                                              | Min            | Max | Min            | Мах  | Min            | Max  |      |  |  |
| t <sub>DIN2IOE</sub>                                                                         |                | 4.4 |                | 4.8  |                | 5.5  | ns   |  |  |
| t <sub>DIN2LE</sub>                                                                          |                | 0.6 |                | 0.6  |                | 0.9  | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                                        |                | 1.8 |                | 2.1  |                | 2.8  | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                                        |                | 1.7 |                | 2.0  |                | 2.8  | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                                         |                | 0.6 |                | 0.6  |                | 0.9  | ns   |  |  |
| t <sub>SAMELAB</sub>                                                                         |                | 0.1 |                | 0.1  |                | 0.2  | ns   |  |  |
| t <sub>SAMEROW</sub>                                                                         |                | 3.0 |                | 4.6  |                | 5.7  | ns   |  |  |
| t <sub>SAMECOLUMN</sub>                                                                      |                | 3.5 |                | 4.9  |                | 6.4  | ns   |  |  |
| t <sub>DIFFROW</sub>                                                                         |                | 6.5 |                | 9.5  |                | 12.1 | ns   |  |  |
| t <sub>TWOROWS</sub>                                                                         |                | 9.5 |                | 14.1 |                | 17.8 | ns   |  |  |
| tLEPERIPH                                                                                    |                | 5.5 |                | 6.2  |                | 7.2  | ns   |  |  |
| t <sub>LABCARRY</sub>                                                                        |                | 0.3 |                | 0.1  |                | 0.2  | ns   |  |  |