# E·XFL

### Intel - EPF10K50EFC484-2 Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 360                                                         |
| Number of Logic Elements/Cells | 2880                                                        |
| Total RAM Bits                 | 40960                                                       |
| Number of I/O                  | 220                                                         |
| Number of Gates                | 199000                                                      |
| Voltage - Supply               | 2.3V ~ 2.7V                                                 |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 484-BBGA                                                    |
| Supplier Device Package        | 484-FBGA (23x23)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50efc484-2 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information.

### **Embedded Array Block**

The EAB is a flexible block of RAM, with registers on the input and output ports, that is used to implement common gate array megafunctions. Because it is large and flexible, the EAB is suitable for functions such as multipliers, vector scalars, and error correction circuits. These functions can be combined in applications such as digital filters and microcontrollers.

Logic functions are implemented by programming the EAB with a readonly pattern during configuration, thereby creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of EABs. The large capacity of EABs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or field-programmable gate array (FPGA) RAM blocks. For example, a single EAB can implement any function with 8 inputs and 16 outputs. Parameterized functions such as LPM functions can take advantage of the EAB automatically.

The FLEX 10KE EAB provides advantages over FPGAs, which implement on-board RAM as arrays of small, distributed RAM blocks. These small FPGA RAM blocks must be connected together to make RAM blocks of manageable size. The RAM blocks are connected together using multiplexers implemented with more logic blocks. These extra multiplexers cause extra delay, which slows down the RAM block. FPGA RAM blocks are also prone to routing problems because small blocks of RAM must be connected together to make larger blocks. In contrast, EABs can be used to implement large, dedicated blocks of RAM that eliminate these timing and routing concerns.

The FLEX 10KE enhanced EAB adds dual-port capability to the existing EAB structure. The dual-port structure is ideal for FIFO buffers with one or two clocks. The FLEX 10KE EAB can also support up to 16-bit-wide RAM blocks and is backward-compatible with any design containing FLEX 10K EABs. The FLEX 10KE EAB can act in dual-port or single-port mode. When in dual-port mode, separate clocks may be used for EAB read and write sections, which allows the EAB to be written and read at different rates. It also has separate synchronous clock enable signals for the EAB read and write sections, which allow independent control of these sections.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

#### **Clearable Counter Mode**

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is AND ed with a synchronous clear signal.

### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six modes chosen during design entry:

- Asynchronous clear
- Asynchronous preset
- Asynchronous clear and preset
- Asynchronous load with clear
- Asynchronous load with preset
- Asynchronous load without clear or preset





### I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers.

### IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>™</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15.

| Table 15. FLEX 10KE | Table 15. FLEX 10KE JTAG Instructions                                                                                                                                                                                                  |  |  |  |  |  |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| JTAG Instruction    | Description                                                                                                                                                                                                                            |  |  |  |  |  |  |
| SAMPLE/PRELOAD      | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.                                                       |  |  |  |  |  |  |
| EXTEST              | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                 |  |  |  |  |  |  |
| BYPASS              | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                           |  |  |  |  |  |  |
| USERCODE            | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                         |  |  |  |  |  |  |
| IDCODE              | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                  |  |  |  |  |  |  |
| ICR Instructions    | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File ( <b>.jam</b> ) or Jam Byte-Code File ( <b>.jbc</b> ) via an embedded processor. |  |  |  |  |  |  |

The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices.

| Table 16. FLEX 10KE Boundary-Scan Register Length |                               |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |
| EPF10K30E                                         | 690                           |  |  |  |  |
| EPF10K50E                                         | 798                           |  |  |  |  |
| EPF10K50S                                         |                               |  |  |  |  |
| EPF10K100E                                        | 1,050                         |  |  |  |  |
| EPF10K130E                                        | 1,308                         |  |  |  |  |
| EPF10K200E                                        | 1,446                         |  |  |  |  |
| EPF10K200S                                        |                               |  |  |  |  |

Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

### Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Table 1           | 8. FLEX 10KE JTAG Timing Parameters & Values   |     |     |      |
|-------------------|------------------------------------------------|-----|-----|------|
| Symbol            | Parameter                                      | Min | Мах | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |     | 35  | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 35  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 35  | ns   |

### **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

### Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



### Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Table 19           | 9. FLEX 10KE 2.5-V Device A | Absolute Maximum Ratings         Note (1) |      |      |      |
|--------------------|-----------------------------|-------------------------------------------|------|------|------|
| Symbol             | Parameter                   | Conditions                                | Min  | Max  | Unit |
| V <sub>CCINT</sub> | Supply voltage              | With respect to ground (2)                | -0.5 | 3.6  | V    |
| V <sub>CCIO</sub>  |                             |                                           | -0.5 | 4.6  | V    |
| VI                 | DC input voltage            |                                           | -2.0 | 5.75 | V    |
| IOUT               | DC output current, per pin  |                                           | -25  | 25   | mA   |
| T <sub>STG</sub>   | Storage temperature         | No bias                                   | -65  | 150  | °C   |
| T <sub>AMB</sub>   | Ambient temperature         | Under bias                                | -65  | 135  | °C   |
| TJ                 | Junction temperature        | PQFP, TQFP, BGA, and FineLine BGA         |      | 135  | °C   |
|                    |                             | packages, under blas                      |      |      |      |
|                    |                             | Ceramic PGA packages, under bias          |      | 150  | °C   |

| Table 27. EAE          | <b>3 Timing Macroparameters</b> Note (1), (6)                                         |            |
|------------------------|---------------------------------------------------------------------------------------|------------|
| Symbol                 | Parameter                                                                             | Conditions |
| t <sub>EABAA</sub>     | EAB address access delay                                                              |            |
| t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time                                                      |            |
| t <sub>EABRCREG</sub>  | EAB synchronous read cycle time                                                       |            |
| t <sub>EABWP</sub>     | EAB write pulse width                                                                 |            |
| t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time                                                     |            |
| t <sub>EABWCREG</sub>  | EAB synchronous write cycle time                                                      |            |
| t <sub>EABDD</sub>     | EAB data-in to data-out valid delay                                                   |            |
| t <sub>EABDATACO</sub> | EAB clock-to-output delay when using output registers                                 |            |
| t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register                    |            |
| t <sub>EABDATAH</sub>  | EAB data/address hold time after clock when using input register                      |            |
| t <sub>EABWESU</sub>   | EAB WE setup time before clock when using input register                              |            |
| t <sub>EABWEH</sub>    | EAB WE hold time after clock when using input register                                |            |
| t <sub>EABWDSU</sub>   | EAB data setup time before falling edge of write pulse when not using input registers |            |
| t <sub>EABWDH</sub>    | EAB data hold time after falling edge of write pulse when not using input registers   |            |
| t <sub>EABWASU</sub>   | EAB address setup time before rising edge of write pulse when not using               |            |
|                        | input registers                                                                       |            |
| t <sub>EABWAH</sub>    | EAB address hold time after falling edge of write pulse when not using input          |            |
|                        | registers                                                                             |            |
| t <sub>EABWO</sub>     | EAB write enable to data output valid delay                                           |            |

| Table 28. Inte          | connect Timing Microparameters Note (1)                                                                              |            |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|------------|
| Symbol                  | Parameter                                                                                                            | Conditions |
| t <sub>DIN2IOE</sub>    | Delay from dedicated input pin to IOE control input                                                                  | (7)        |
| t <sub>DIN2LE</sub>     | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |
| t <sub>DCLK2IOE</sub>   | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |
| t <sub>DCLK2LE</sub>    | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |
| t <sub>DIN2DATA</sub>   | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |
| t <sub>SAMELAB</sub>    | Routing delay for an LE driving another LE in the same LAB                                                           |            |
| t <sub>SAMEROW</sub>    | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |
| t <sub>SAMECOLUMN</sub> | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |
| t <sub>DIFFROW</sub>    | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |
| t <sub>TWOROWS</sub>    | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |
| t <sub>LEPERIPH</sub>   | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |
| t <sub>LABCARRY</sub>   | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |
| t <sub>LABCASC</sub>    | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |

| Table 29. Ext      | ernal Timing Parameters                                                                        |            |
|--------------------|------------------------------------------------------------------------------------------------|------------|
| Symbol             | Parameter                                                                                      | Conditions |
| t <sub>DRR</sub>   | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |
| t <sub>INSU</sub>  | Setup time with global clock at IOE register                                                   | (9)        |
| t <sub>INH</sub>   | Hold time with global clock at IOE register                                                    | (9)        |
| t <sub>outco</sub> | Clock-to-output delay with global clock at IOE register                                        | (9)        |
| t <sub>PCISU</sub> | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |
| t <sub>PCIH</sub>  | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |
| t <sub>PCICO</sub> | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |

Figure 30. EAB Synchronous Timing Waveforms



### EAB Synchronous Write (EAB Output Registers Used)



## Tables 31 through 37 show EPF10K30E device internal and external timing parameters.

| Table 31. EPF10     | K30E Device | LE Timing N    | licroparame | ters (Part 1   | of 2) No | ote (1) |      |
|---------------------|-------------|----------------|-------------|----------------|----------|---------|------|
| Symbol -1 Spe       |             | -1 Speed Grade |             | -2 Speed Grade |          | d Grade | Unit |
|                     | Min         | Max            | Min         | Max            | Min      | Max     |      |
| t <sub>LUT</sub>    |             | 0.7            |             | 0.8            |          | 1.1     | ns   |
| t <sub>CLUT</sub>   |             | 0.5            |             | 0.6            |          | 0.8     | ns   |
| t <sub>RLUT</sub>   |             | 0.6            |             | 0.7            |          | 1.0     | ns   |
| t <sub>PACKED</sub> |             | 0.3            |             | 0.4            |          | 0.5     | ns   |
| t <sub>EN</sub>     |             | 0.6            |             | 0.8            |          | 1.0     | ns   |
| t <sub>CICO</sub>   |             | 0.1            |             | 0.1            |          | 0.2     | ns   |
| t <sub>CGEN</sub>   |             | 0.4            |             | 0.5            |          | 0.7     | ns   |

| Table 40. EPF10        | K50E Device    | EAB Interna | l Micropara    | meters N | ote (1) |          |      |
|------------------------|----------------|-------------|----------------|----------|---------|----------|------|
| Symbol                 | -1 Speed Grade |             | -2 Speed Grade |          | -3 Spee | ed Grade | Unit |
|                        | Min            | Max         | Min            | Max      | Min     | Max      |      |
| t <sub>EABDATA1</sub>  |                | 1.7         |                | 2.0      |         | 2.7      | ns   |
| t <sub>EABDATA1</sub>  |                | 0.6         |                | 0.7      |         | 0.9      | ns   |
| t <sub>EABWE1</sub>    |                | 1.1         |                | 1.3      |         | 1.8      | ns   |
| t <sub>EABWE2</sub>    |                | 0.4         |                | 0.4      |         | 0.6      | ns   |
| t <sub>EABRE1</sub>    |                | 0.8         |                | 0.9      |         | 1.2      | ns   |
| t <sub>EABRE2</sub>    |                | 0.4         |                | 0.4      |         | 0.6      | ns   |
| t <sub>EABCLK</sub>    |                | 0.0         |                | 0.0      |         | 0.0      | ns   |
| t <sub>EABCO</sub>     |                | 0.3         |                | 0.3      |         | 0.5      | ns   |
| t <sub>EABBYPASS</sub> |                | 0.5         |                | 0.6      |         | 0.8      | ns   |
| t <sub>EABSU</sub>     | 0.9            |             | 1.0            |          | 1.4     |          | ns   |
| t <sub>EABH</sub>      | 0.4            |             | 0.4            |          | 0.6     |          | ns   |
| t <sub>EABCLR</sub>    | 0.3            |             | 0.3            |          | 0.5     |          | ns   |
| t <sub>AA</sub>        |                | 3.2         |                | 3.8      |         | 5.1      | ns   |
| t <sub>WP</sub>        | 2.5            |             | 2.9            |          | 3.9     |          | ns   |
| t <sub>RP</sub>        | 0.9            |             | 1.1            |          | 1.5     |          | ns   |
| t <sub>WDSU</sub>      | 0.9            |             | 1.0            |          | 1.4     |          | ns   |
| t <sub>WDH</sub>       | 0.1            |             | 0.1            |          | 0.2     |          | ns   |
| t <sub>WASU</sub>      | 1.7            |             | 2.0            |          | 2.7     |          | ns   |
| t <sub>WAH</sub>       | 1.8            |             | 2.1            |          | 2.9     |          | ns   |
| t <sub>RASU</sub>      | 3.1            |             | 3.7            |          | 5.0     |          | ns   |
| t <sub>RAH</sub>       | 0.2            |             | 0.2            |          | 0.3     |          | ns   |
| t <sub>WO</sub>        |                | 2.5         |                | 2.9      |         | 3.9      | ns   |
| t <sub>DD</sub>        |                | 2.5         |                | 2.9      |         | 3.9      | ns   |
| t <sub>EABOUT</sub>    |                | 0.5         |                | 0.6      |         | 0.8      | ns   |
| t <sub>EABCH</sub>     | 1.5            |             | 2.0            |          | 2.5     |          | ns   |
| t <sub>EABCL</sub>     | 2.5            |             | 2.9            |          | 3.9     |          | ns   |

| Table 53. EPF10     | K130E Device   | e IOE Timing | Microparar             | neters No | ote (1)           |     |      |
|---------------------|----------------|--------------|------------------------|-----------|-------------------|-----|------|
| Symbol              | Symbol -1 Spee |              | 1 Speed Grade -2 Speed |           | ed Grade -3 Speed |     | Unit |
|                     | Min            | Max          | Min                    | Max       | Min               | Max |      |
| t <sub>OD3</sub>    |                | 4.0          |                        | 5.6       |                   | 7.5 | ns   |
| t <sub>XZ</sub>     |                | 2.8          |                        | 4.1       |                   | 5.5 | ns   |
| t <sub>ZX1</sub>    |                | 2.8          |                        | 4.1       |                   | 5.5 | ns   |
| t <sub>ZX2</sub>    |                | 2.8          |                        | 4.1       |                   | 5.5 | ns   |
| t <sub>ZX3</sub>    |                | 4.0          |                        | 5.6       |                   | 7.5 | ns   |
| t <sub>INREG</sub>  |                | 2.5          |                        | 3.0       |                   | 4.1 | ns   |
| t <sub>IOFD</sub>   |                | 0.4          |                        | 0.5       |                   | 0.6 | ns   |
| t <sub>INCOMB</sub> |                | 0.4          |                        | 0.5       |                   | 0.6 | ns   |

| Symbol                 | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |    |
|------------------------|---------|----------------|-----|----------------|-----|----------------|----|
|                        | Min     | Max            | Min | Max            | Min | Мах            | -  |
| t <sub>EABDATA1</sub>  |         | 1.5            |     | 2.0            |     | 2.6            | ns |
| t <sub>EABDATA2</sub>  |         | 0.0            |     | 0.0            |     | 0.0            | ns |
| t <sub>EABWE1</sub>    |         | 1.5            |     | 2.0            |     | 2.6            | ns |
| t <sub>EABWE2</sub>    |         | 0.3            |     | 0.4            |     | 0.5            | ns |
| t <sub>EABRE1</sub>    |         | 0.3            |     | 0.4            |     | 0.5            | ns |
| t <sub>EABRE2</sub>    |         | 0.0            |     | 0.0            |     | 0.0            | ns |
| t <sub>EABCLK</sub>    |         | 0.0            |     | 0.0            |     | 0.0            | ns |
| t <sub>EABCO</sub>     |         | 0.3            |     | 0.4            |     | 0.5            | ns |
| t <sub>EABBYPASS</sub> |         | 0.1            |     | 0.1            |     | 0.2            | ns |
| t <sub>EABSU</sub>     | 0.8     |                | 1.0 |                | 1.4 |                | ns |
| t <sub>EABH</sub>      | 0.1     |                | 0.2 |                | 0.2 |                | ns |
| t <sub>EABCLR</sub>    | 0.3     |                | 0.4 |                | 0.5 |                | ns |
| t <sub>AA</sub>        |         | 4.0            |     | 5.0            |     | 6.6            | ns |
| t <sub>WP</sub>        | 2.7     |                | 3.5 |                | 4.7 |                | ns |
| t <sub>RP</sub>        | 1.0     |                | 1.3 |                | 1.7 |                | ns |
| t <sub>WDSU</sub>      | 1.0     |                | 1.3 |                | 1.7 |                | ns |
| t <sub>WDH</sub>       | 0.2     |                | 0.2 |                | 0.3 |                | ns |
| t <sub>WASU</sub>      | 1.6     |                | 2.1 |                | 2.8 |                | ns |
| t <sub>WAH</sub>       | 1.6     |                | 2.1 |                | 2.8 |                | ns |
| t <sub>RASU</sub>      | 3.0     |                | 3.9 |                | 5.2 |                | ns |
| t <sub>RAH</sub>       | 0.1     |                | 0.1 |                | 0.2 |                | ns |
| t <sub>WO</sub>        |         | 1.5            |     | 2.0            |     | 2.6            | ns |

| Table 61. EPF10K200E Device EAB Internal Microparameters       Note (1) |                |     |         |                |     |          |      |
|-------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|
| Symbol                                                                  | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                         | Min            | Max | Min     | Max            | Min | Max      |      |
| t <sub>EABDATA1</sub>                                                   |                | 2.0 |         | 2.4            |     | 3.2      | ns   |
| t <sub>EABDATA1</sub>                                                   |                | 0.4 |         | 0.5            |     | 0.6      | ns   |
| t <sub>EABWE1</sub>                                                     |                | 1.4 |         | 1.7            |     | 2.3      | ns   |
| t <sub>EABWE2</sub>                                                     |                | 0.0 |         | 0.0            |     | 0.0      | ns   |
| t <sub>EABRE1</sub>                                                     |                | 0   |         | 0              |     | 0        | ns   |
| t <sub>EABRE2</sub>                                                     |                | 0.4 |         | 0.5            |     | 0.6      | ns   |
| t <sub>EABCLK</sub>                                                     |                | 0.0 |         | 0.0            |     | 0.0      | ns   |
| t <sub>EABCO</sub>                                                      |                | 0.8 |         | 0.9            |     | 1.2      | ns   |
| t <sub>EABBYPASS</sub>                                                  |                | 0.0 |         | 0.1            |     | 0.1      | ns   |
| t <sub>EABSU</sub>                                                      | 0.9            |     | 1.1     |                | 1.5 |          | ns   |
| t <sub>EABH</sub>                                                       | 0.4            |     | 0.5     |                | 0.6 |          | ns   |
| t <sub>EABCLR</sub>                                                     | 0.8            |     | 0.9     |                | 1.2 |          | ns   |
| t <sub>AA</sub>                                                         |                | 3.1 |         | 3.7            |     | 4.9      | ns   |
| t <sub>WP</sub>                                                         | 3.3            |     | 4.0     |                | 5.3 |          | ns   |
| t <sub>RP</sub>                                                         | 0.9            |     | 1.1     |                | 1.5 |          | ns   |
| t <sub>WDSU</sub>                                                       | 0.9            |     | 1.1     |                | 1.5 |          | ns   |
| t <sub>WDH</sub>                                                        | 0.1            |     | 0.1     |                | 0.1 |          | ns   |
| t <sub>WASU</sub>                                                       | 1.3            |     | 1.6     |                | 2.1 |          | ns   |
| t <sub>WAH</sub>                                                        | 2.1            |     | 2.5     |                | 3.3 |          | ns   |
| t <sub>RASU</sub>                                                       | 2.2            |     | 2.6     |                | 3.5 |          | ns   |
| t <sub>RAH</sub>                                                        | 0.1            |     | 0.1     |                | 0.2 |          | ns   |
| t <sub>WO</sub>                                                         |                | 2.0 |         | 2.4            |     | 3.2      | ns   |
| t <sub>DD</sub>                                                         |                | 2.0 |         | 2.4            |     | 3.2      | ns   |
| t <sub>EABOUT</sub>                                                     |                | 0.0 |         | 0.1            |     | 0.1      | ns   |
| t <sub>EABCH</sub>                                                      | 1.5            |     | 2.0     |                | 2.5 |          | ns   |
| t <sub>EABCL</sub>                                                      | 3.3            |     | 4.0     |                | 5.3 |          | ns   |

Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2)

| Note (1 | ) |
|---------|---|
|---------|---|

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.1 |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub> | 5.1            |     | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub> | 4.8            |     | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>    | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

| Table 69. EPF10K50S Device EAB Internal Timing Macroparameters       Note (1) |         |          |                |     |                |     |      |
|-------------------------------------------------------------------------------|---------|----------|----------------|-----|----------------|-----|------|
| Symbol                                                                        | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                               | Min     | Max      | Min            | Мах | Min            | Max |      |
| t <sub>EABAA</sub>                                                            |         | 3.7      |                | 5.2 |                | 7.0 | ns   |
| t <sub>EABRCCOMB</sub>                                                        | 3.7     |          | 5.2            |     | 7.0            |     | ns   |
| t <sub>EABRCREG</sub>                                                         | 3.5     |          | 4.9            |     | 6.6            |     | ns   |
| t <sub>EABWP</sub>                                                            | 2.0     |          | 2.8            |     | 3.8            |     | ns   |
| t <sub>EABWCCOMB</sub>                                                        | 4.5     |          | 6.3            |     | 8.6            |     | ns   |
| t <sub>EABWCREG</sub>                                                         | 5.6     |          | 7.8            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>                                                            |         | 3.8      |                | 5.3 |                | 7.2 | ns   |
| t <sub>EABDATACO</sub>                                                        |         | 0.8      |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABDATASU</sub>                                                        | 1.1     |          | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>                                                         | 0.0     |          | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>                                                          | 0.7     |          | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABWEH</sub>                                                           | 0.4     |          | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABWDSU</sub>                                                          | 1.2     |          | 1.7            |     | 2.2            |     | ns   |
| t <sub>EABWDH</sub>                                                           | 0.0     |          | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>                                                          | 1.6     |          | 2.3            |     | 3.0            |     | ns   |
| t <sub>EABWAH</sub>                                                           | 0.9     |          | 1.2            |     | 1.8            |     | ns   |
| t <sub>EABWO</sub>                                                            |         | 3.1      |                | 4.3 |                | 5.9 | ns   |

| Table 70. EPF10K50S Device Interconnect Timing Microparameters         Note (1) |         |          |         |                |     |         |      |
|---------------------------------------------------------------------------------|---------|----------|---------|----------------|-----|---------|------|
| Symbol                                                                          | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |
|                                                                                 | Min     | Max      | Min     | Max            | Min | Мах     |      |
| t <sub>DIN2IOE</sub>                                                            |         | 3.1      |         | 3.7            |     | 4.6     | ns   |
| t <sub>DIN2LE</sub>                                                             |         | 1.7      |         | 2.1            |     | 2.7     | ns   |
| t <sub>DIN2DATA</sub>                                                           |         | 2.7      |         | 3.1            |     | 5.1     | ns   |
| t <sub>DCLK2IOE</sub>                                                           |         | 1.6      |         | 1.9            |     | 2.6     | ns   |
| t <sub>DCLK2LE</sub>                                                            |         | 1.7      |         | 2.1            |     | 2.7     | ns   |
| t <sub>SAMELAB</sub>                                                            |         | 0.1      |         | 0.1            |     | 0.2     | ns   |
| t <sub>SAMEROW</sub>                                                            |         | 1.5      |         | 1.7            |     | 2.4     | ns   |
| t <sub>SAMECOLUMN</sub>                                                         |         | 1.0      |         | 1.3            |     | 2.1     | ns   |
| t <sub>DIFFROW</sub>                                                            |         | 2.5      |         | 3.0            |     | 4.5     | ns   |
| t <sub>TWOROWS</sub>                                                            |         | 4.0      |         | 4.7            |     | 6.9     | ns   |
| t <sub>LEPERIPH</sub>                                                           |         | 2.6      |         | 2.9            |     | 3.4     | ns   |
| t <sub>LABCARRY</sub>                                                           |         | 0.1      |         | 0.2            |     | 0.2     | ns   |
| t <sub>LABCASC</sub>                                                            |         | 0.8      |         | 1.0            |     | 1.3     | ns   |

| Table 71. EPF10K50S External Timing Parameters     Note (1) |         |          |         |         |         |         |      |
|-------------------------------------------------------------|---------|----------|---------|---------|---------|---------|------|
| Symbol                                                      | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|                                                             | Min     | Max      | Min     | Max     | Min     | Max     |      |
| t <sub>DRR</sub>                                            |         | 8.0      |         | 9.5     |         | 12.5    | ns   |
| t <sub>INSU</sub> (2)                                       | 2.4     |          | 2.9     |         | 3.9     |         | ns   |
| t <sub>INH</sub> (2)                                        | 0.0     |          | 0.0     |         | 0.0     |         | ns   |
| t <sub>OUTCO</sub> (2)                                      | 2.0     | 4.3      | 2.0     | 5.2     | 2.0     | 7.3     | ns   |
| t <sub>INSU</sub> (3)                                       | 2.4     |          | 2.9     |         |         |         | ns   |
| t <sub>INH</sub> (3)                                        | 0.0     |          | 0.0     |         |         |         | ns   |
| t <sub>оитсо</sub> (3)                                      | 0.5     | 3.3      | 0.5     | 4.1     |         |         | ns   |
| t <sub>PCISU</sub>                                          | 2.4     |          | 2.9     |         | -       |         | ns   |
| t <sub>PCIH</sub>                                           | 0.0     |          | 0.0     |         | -       |         | ns   |
| t <sub>PCICO</sub>                                          | 2.0     | 6.0      | 2.0     | 7.7     | _       | -       | ns   |

 Table 72. EPF10K50S External Bidirectional Timing Parameters
 Note (1)

| Symbol                      | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Unit |
|-----------------------------|----------------|-----|---------|----------------|-----|---------|------|
|                             | Min            | Max | Min     | Max            | Min | Max     |      |
| t <sub>INSUBIDIR</sub> (2)  | 2.7            |     | 3.2     |                | 4.3 |         | ns   |
| t <sub>INHBIDIR</sub> (2)   | 0.0            |     | 0.0     |                | 0.0 |         | ns   |
| t <sub>INHBIDIR</sub> (3)   | 0.0            |     | 0.0     |                | -   |         | ns   |
| t <sub>INSUBIDIR</sub> (3)  | 3.7            |     | 4.2     |                | -   |         | ns   |
| t <sub>OUTCOBIDIR</sub> (2) | 2.0            | 4.5 | 2.0     | 5.2            | 2.0 | 7.3     | ns   |
| t <sub>XZBIDIR</sub> (2)    |                | 6.8 |         | 7.8            |     | 10.1    | ns   |
| t <sub>ZXBIDIR</sub> (2)    |                | 6.8 |         | 7.8            |     | 10.1    | ns   |
| t <sub>outcobidir</sub> (3) | 0.5            | 3.5 | 0.5     | 4.2            | -   | -       |      |
| t <sub>XZBIDIR</sub> (3)    |                | 6.8 |         | 8.4            |     | -       | ns   |
| t <sub>ZXBIDIR</sub> (3)    |                | 6.8 |         | 8.4            |     | -       | ns   |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30.

(2) This parameter is measured without use of the ClockLock or ClockBoost circuits.

(3) This parameter is measured with use of the ClockLock or ClockBoost circuits

| Table 73. EPF10k    | 200S Device    | e Internal & | External Tir   | ming Param | eters N        | ote (1) |      |
|---------------------|----------------|--------------|----------------|------------|----------------|---------|------|
| Symbol              | -1 Speed Grade |              | -2 Speed Grade |            | -3 Speed Grade |         | Unit |
|                     | Min            | Max          | Min            | Max        | Min            | Max     |      |
| t <sub>LUT</sub>    |                | 0.7          |                | 0.8        |                | 1.2     | ns   |
| t <sub>CLUT</sub>   |                | 0.4          |                | 0.5        |                | 0.6     | ns   |
| t <sub>RLUT</sub>   |                | 0.5          |                | 0.7        |                | 0.9     | ns   |
| t <sub>PACKED</sub> |                | 0.4          |                | 0.5        |                | 0.7     | ns   |
| t <sub>EN</sub>     |                | 0.6          |                | 0.5        |                | 0.6     | ns   |
| t <sub>CICO</sub>   |                | 0.1          |                | 0.2        |                | 0.3     | ns   |
| t <sub>CGEN</sub>   |                | 0.3          |                | 0.4        |                | 0.6     | ns   |
| t <sub>CGENR</sub>  |                | 0.1          |                | 0.2        |                | 0.3     | ns   |
| t <sub>CASC</sub>   |                | 0.7          |                | 0.8        |                | 1.2     | ns   |
| t <sub>C</sub>      |                | 0.5          |                | 0.6        |                | 0.8     | ns   |
| t <sub>CO</sub>     |                | 0.5          |                | 0.6        |                | 0.8     | ns   |
| t <sub>COMB</sub>   |                | 0.3          |                | 0.6        |                | 0.8     | ns   |
| t <sub>SU</sub>     | 0.4            |              | 0.6            |            | 0.7            |         | ns   |
| t <sub>H</sub>      | 1.0            |              | 1.1            |            | 1.5            |         | ns   |
| t <sub>PRE</sub>    |                | 0.4          |                | 0.6        |                | 0.8     | ns   |
| t <sub>CLR</sub>    |                | 0.5          |                | 0.6        |                | 0.8     | ns   |
| t <sub>CH</sub>     | 2.0            |              | 2.5            |            | 3.0            |         | ns   |
| t <sub>CL</sub>     | 2.0            |              | 2.5            |            | 3.0            |         | ns   |

 Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2)
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.8 |                | 1.9 |                | 2.6 | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.3 |                | 0.5 | ns   |
| t <sub>IOCO</sub>   |                | 1.7 |                | 1.9 |                | 2.6 | ns   |
| t <sub>IOCOMB</sub> |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>IOSU</sub>   | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>IOH</sub>    | 0.4            |     | 0.8            |     | 1.1            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.2 |                | 0.2 |                | 0.3 | ns   |
| t <sub>OD1</sub>    |                | 1.3 |                | 0.7 |                | 0.9 | ns   |
| t <sub>OD2</sub>    |                | 0.8 |                | 0.2 |                | 0.4 | ns   |
| t <sub>OD3</sub>    |                | 2.9 |                | 3.0 |                | 3.9 | ns   |
| t <sub>XZ</sub>     |                | 5.0 |                | 5.3 |                | 7.1 | ns   |
| t <sub>ZX1</sub>    |                | 5.0 |                | 5.3 |                | 7.1 | ns   |

| Table 76. EPF10K200S Device EAB Internal Timing Macroparameters       Note (1) |         |          |                |     |                |     |      |
|--------------------------------------------------------------------------------|---------|----------|----------------|-----|----------------|-----|------|
| Symbol                                                                         | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                | Min     | Max      | Min            | Мах | Min            | Max |      |
| t <sub>EABAA</sub>                                                             |         | 3.9      |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub>                                                          | 3.9     |          | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub>                                                          | 3.6     |          | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>                                                             | 2.1     |          | 4.0            |     | 5.3            |     | ns   |
| t <sub>EABWCOMB</sub>                                                          | 4.8     |          | 8.1            |     | 10.7           |     | ns   |
| t <sub>EABWCREG</sub>                                                          | 5.4     |          | 8.0            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>                                                             |         | 3.8      |                | 5.1 |                | 6.7 | ns   |
| t <sub>EABDATACO</sub>                                                         |         | 0.8      |                | 1.0 |                | 1.3 | ns   |
| t <sub>EABDATASU</sub>                                                         | 1.1     |          | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>                                                          | 0.0     |          | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>                                                           | 0.7     |          | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABWEH</sub>                                                            | 0.4     |          | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABWDSU</sub>                                                           | 1.2     |          | 1.8            |     | 2.4            |     | ns   |
| t <sub>EABWDH</sub>                                                            | 0.0     |          | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>                                                           | 1.9     |          | 3.6            |     | 4.7            |     | ns   |
| t <sub>EABWAH</sub>                                                            | 0.8     |          | 0.5            |     | 0.7            |     | ns   |
| t <sub>EABWO</sub>                                                             |         | 3.1      |                | 4.4 |                | 5.8 | ns   |

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 1 of 2)       Note (1) |         |          |                |      |                |      |      |
|----------------------------------------------------------------------------------------------|---------|----------|----------------|------|----------------|------|------|
| Symbol                                                                                       | -1 Spee | ed Grade | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|                                                                                              | Min     | Max      | Min            | Мах  | Min            | Max  |      |
| t <sub>DIN2IOE</sub>                                                                         |         | 4.4      |                | 4.8  |                | 5.5  | ns   |
| t <sub>DIN2LE</sub>                                                                          |         | 0.6      |                | 0.6  |                | 0.9  | ns   |
| t <sub>DIN2DATA</sub>                                                                        |         | 1.8      |                | 2.1  |                | 2.8  | ns   |
| t <sub>DCLK2IOE</sub>                                                                        |         | 1.7      |                | 2.0  |                | 2.8  | ns   |
| t <sub>DCLK2LE</sub>                                                                         |         | 0.6      |                | 0.6  |                | 0.9  | ns   |
| t <sub>SAMELAB</sub>                                                                         |         | 0.1      |                | 0.1  |                | 0.2  | ns   |
| t <sub>SAMEROW</sub>                                                                         |         | 3.0      |                | 4.6  |                | 5.7  | ns   |
| t <sub>SAMECOLUMN</sub>                                                                      |         | 3.5      |                | 4.9  |                | 6.4  | ns   |
| t <sub>DIFFROW</sub>                                                                         |         | 6.5      |                | 9.5  |                | 12.1 | ns   |
| t <sub>TWOROWS</sub>                                                                         |         | 9.5      |                | 14.1 |                | 17.8 | ns   |
| t <sub>LEPERIPH</sub>                                                                        |         | 5.5      |                | 6.2  |                | 7.2  | ns   |
| t <sub>LABCARRY</sub>                                                                        |         | 0.3      |                | 0.1  |                | 0.2  | ns   |

| Device<br>Pin-Outs  | See the Altera web site (http://www.altera.com) or the Altera Digital<br>Library for pin-out information.                                                   |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision<br>History | The information contained in the <i>FLEX 10KE Embedded Programmable Logic Data Sheet</i> version 2.5 supersedes information published in previous versions. |
|                     | Version 2.5                                                                                                                                                 |
|                     | The following changes were made to the <i>FLEX 10KE Embedded Programmable Logic Data Sheet</i> version 2.5:                                                 |
|                     | <ul> <li><i>Note (1)</i> added to Figure 23.</li> <li>Text added to "I/O Element" section on page 34.</li> <li>Updated Table 22.</li> </ul>                 |
|                     | Version 2.4                                                                                                                                                 |
|                     | The following changes were made to the FLEX 10KE Embedded                                                                                                   |

Programmable Logic Data Sheet version 2.4: updated text on page 34 and page 63.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation



100