# E·XFL

# Intel - EPF10K50EQC208-1 Datasheet



Welcome to E-XFL.COM

# Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 360                                                         |
| Number of Logic Elements/Cells | 2880                                                        |
| Total RAM Bits                 | 40960                                                       |
| Number of I/O                  | 147                                                         |
| Number of Gates                | 199000                                                      |
| Voltage - Supply               | 2.3V ~ 2.7V                                                 |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50eqc208-1 |
|                                |                                                             |

Email: info@E-XFL.COM

- - --

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).

The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE.

The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

# Carry Chain

The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains.

Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from oddnumbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB.

### LE Operating Modes

The FLEX 10KE LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.

# FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13). When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Table 8. Peripheral Bus Sources for EPF10K30E, EPF10K50E & EPF10K50S Devices |           |                        |  |  |  |  |
|------------------------------------------------------------------------------|-----------|------------------------|--|--|--|--|
| Peripheral<br>Control Signal                                                 | EPF10K30E | EPF10K50E<br>EPF10K50S |  |  |  |  |
| OEO                                                                          | Row A     | Row A                  |  |  |  |  |
| OE1                                                                          | Row B     | Row B                  |  |  |  |  |
| OE2                                                                          | Row C     | Row D                  |  |  |  |  |
| OE3                                                                          | Row D     | Row F                  |  |  |  |  |
| OE4                                                                          | Row E     | Row H                  |  |  |  |  |
| OE5                                                                          | Row F     | Row J                  |  |  |  |  |
| CLKENA0/CLK0/GLOBAL0                                                         | Row A     | Row A                  |  |  |  |  |
| CLKENA1/OE6/GLOBAL1                                                          | Row B     | Row C                  |  |  |  |  |
| CLKENA2/CLR0                                                                 | Row C     | Row E                  |  |  |  |  |
| CLKENA3/OE7/GLOBAL2                                                          | Row D     | Row G                  |  |  |  |  |
| CLKENA4/CLR1                                                                 | Row E     | Row I                  |  |  |  |  |
| CLKENA5/CLK1/GLOBAL3                                                         | Row F     | Row J                  |  |  |  |  |

Г

| Table 9. Peripheral Bus Sources for EPF10K100E, EPF10K130E, EPF10K200E & EPF10K200S Devices |            |            |                          |  |  |  |
|---------------------------------------------------------------------------------------------|------------|------------|--------------------------|--|--|--|
| Peripheral<br>Control Signal                                                                | EPF10K100E | EPF10K130E | EPF10K200E<br>EPF10K200S |  |  |  |
| OE 0                                                                                        | Row A      | Row C      | Row G                    |  |  |  |
| OE1                                                                                         | Row C      | Row E      | Row I                    |  |  |  |
| OE 2                                                                                        | Row E      | Row G      | Row K                    |  |  |  |
| OE 3                                                                                        | Row L      | Row N      | Row R                    |  |  |  |
| OE4                                                                                         | Row I      | Row K      | Row O                    |  |  |  |
| OE5                                                                                         | Row K      | Row M      | Row Q                    |  |  |  |
| CLKENA0/CLK0/GLOBAL0                                                                        | Row F      | Row H      | Row L                    |  |  |  |
| CLKENA1/OE6/GLOBAL1                                                                         | Row D      | Row F      | Row J                    |  |  |  |
| CLKENA2/CLR0                                                                                | Row B      | Row D      | Row H                    |  |  |  |
| CLKENA3/OE7/GLOBAL2                                                                         | Row H      | Row J      | Row N                    |  |  |  |
| CLKENA4/CLR1                                                                                | Row J      | Row L      | Row P                    |  |  |  |
| CLKENA5/CLK1/GLOBAL3                                                                        | Row G      | Row I      | Row M                    |  |  |  |

Signals on the peripheral control bus can also drive the four global signals, referred to as GLOBAL0 through GLOBAL3 in Tables 8 and 9. An internally generated signal can drive a global signal, providing the same low-skew, low-delay characteristics as a signal driven by an input pin. An LE drives the global signal by driving a row line that drives the peripheral bus, which then drives the global signal. This feature is ideal for internally generated clear or clock signals with high fan-out. However, internally driven global signals offer no advantage over the general-purpose interconnect for routing data signals. The dedicated input pin should be driven to a known logic state (such as ground) and not be allowed to float.

The chip-wide output enable pin is an active-high pin (DEV\_OE) that can be used to tri-state all pins on the device. This option can be set in the Altera software. On EPF10K50E and EPF10K200E devices, the built-in I/O pin pull-up resistors (which are active during configuration) are active when the chip-wide output enable pin is asserted. The registers in the IOE can also be reset by the chip-wide reset pin.

Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).



The values for m and n are provided in Table 11.



# Table 11 lists the FLEX 10KE column-to-IOE interconnect resources.

| Table 11. FLEX 10KE Column-to-IOE Interconnect Resources |                         |                             |  |  |  |  |  |
|----------------------------------------------------------|-------------------------|-----------------------------|--|--|--|--|--|
| Device                                                   | Channels per Column (n) | Column Channels per Pin (m) |  |  |  |  |  |
| EPF10K30E                                                | 24                      | 16                          |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                   | 24                      | 16                          |  |  |  |  |  |
| EPF10K100E                                               | 24                      | 16                          |  |  |  |  |  |
| EPF10K130E                                               | 32                      | 24                          |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                 | 48                      | 40                          |  |  |  |  |  |

| Table 17. 32-Bit IDCODE for FLEX 10KE Devices         Note (1) |                     |                       |                                      |                         |  |  |  |  |
|----------------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|
| Device                                                         | IDCODE (32 Bits)    |                       |                                      |                         |  |  |  |  |
|                                                                | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |
| EPF10K30E                                                      | 0001                | 0001 0000 0011 0000   | 00001101110                          | 1                       |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                         | 0001                | 0001 0000 0101 0000   | 00001101110                          | 1                       |  |  |  |  |
| EPF10K100E                                                     | 0010                | 0000 0001 0000 0000   | 00001101110                          | 1                       |  |  |  |  |
| EPF10K130E                                                     | 0001                | 0000 0001 0011 0000   | 00001101110                          | 1                       |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                       | 0001                | 0000 0010 0000 0000   | 00001101110                          | 1                       |  |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 25. FLEX 10KE Device LE Timing Model



| Table 24. LE Timing Microparameters (Part 2 of 2)       Note (1) |                                        |           |  |  |
|------------------------------------------------------------------|----------------------------------------|-----------|--|--|
| Symbol                                                           | Parameter                              | Condition |  |  |
| t <sub>CLR</sub>                                                 | LE register clear delay                |           |  |  |
| t <sub>CH</sub>                                                  | Minimum clock high time from clock pin |           |  |  |
| t <sub>CL</sub>                                                  | Minimum clock low time from clock pin  |           |  |  |

| Table 25. IOE Timing Microparameters     Note (1) |                                                                                                                       |                |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|
| Symbol                                            | Parameter                                                                                                             | Conditions     |  |  |  |
| t <sub>IOD</sub>                                  | IOE data delay                                                                                                        |                |  |  |  |
| t <sub>IOC</sub>                                  | IOE register control signal delay                                                                                     |                |  |  |  |
| t <sub>IOCO</sub>                                 | IOE register clock-to-output delay                                                                                    |                |  |  |  |
| t <sub>IOCOMB</sub>                               | IOE combinatorial delay                                                                                               |                |  |  |  |
| t <sub>IOSU</sub>                                 | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear |                |  |  |  |
| t <sub>IOH</sub>                                  | IOE register hold time for data and enable signals after clock                                                        |                |  |  |  |
| t <sub>IOCLR</sub>                                | IOE register clear time                                                                                               |                |  |  |  |
| t <sub>OD1</sub>                                  | Output buffer and pad delay, slow slew rate = off, $V_{CCIO}$ = 3.3 V                                                 | C1 = 35 pF (2) |  |  |  |
| t <sub>OD2</sub>                                  | Output buffer and pad delay, slow slew rate = off, $V_{CCIO}$ = 2.5 V                                                 | C1 = 35 pF (3) |  |  |  |
| t <sub>OD3</sub>                                  | Output buffer and pad delay, slow slew rate = on                                                                      | C1 = 35 pF (4) |  |  |  |
| t <sub>XZ</sub>                                   | IOE output buffer disable delay                                                                                       |                |  |  |  |
| t <sub>ZX1</sub>                                  | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO}$ = 3.3 V                                              | C1 = 35 pF (2) |  |  |  |
| t <sub>ZX2</sub>                                  | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO}$ = 2.5 V                                              | C1 = 35 pF (3) |  |  |  |
| t <sub>ZX3</sub>                                  | IOE output buffer enable delay, slow slew rate = on                                                                   | C1 = 35 pF (4) |  |  |  |
| t <sub>INREG</sub>                                | IOE input pad and buffer to IOE register delay                                                                        |                |  |  |  |
| t <sub>IOFD</sub>                                 | IOE register feedback delay                                                                                           |                |  |  |  |
| t <sub>INCOMB</sub>                               | IOE input pad and buffer to FastTrack Interconnect delay                                                              |                |  |  |  |

| Table 26. EAB Timing Microparameters     Note (1) |                                                                        |            |  |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                            | Parameter                                                              | Conditions |  |  |  |  |
| t <sub>EABDATA1</sub>                             | Data or address delay to EAB for combinatorial input                   |            |  |  |  |  |
| t <sub>EABDATA2</sub>                             | Data or address delay to EAB for registered input                      |            |  |  |  |  |
| t <sub>EABWE1</sub>                               | Write enable delay to EAB for combinatorial input                      |            |  |  |  |  |
| t <sub>EABWE2</sub>                               | Write enable delay to EAB for registered input                         |            |  |  |  |  |
| t <sub>EABRE1</sub>                               | Read enable delay to EAB for combinatorial input                       |            |  |  |  |  |
| t <sub>EABRE2</sub>                               | Read enable delay to EAB for registered input                          |            |  |  |  |  |
| t <sub>EABCLK</sub>                               | EAB register clock delay                                               |            |  |  |  |  |
| t <sub>EABCO</sub>                                | EAB register clock-to-output delay                                     |            |  |  |  |  |
| t <sub>EABBYPASS</sub>                            | Bypass register delay                                                  |            |  |  |  |  |
| t <sub>EABSU</sub>                                | EAB register setup time before clock                                   |            |  |  |  |  |
| t <sub>EABH</sub>                                 | EAB register hold time after clock                                     |            |  |  |  |  |
| t <sub>EABCLR</sub>                               | EAB register asynchronous clear time to output delay                   |            |  |  |  |  |
| t <sub>AA</sub>                                   | Address access delay (including the read enable to output delay)       |            |  |  |  |  |
| t <sub>WP</sub>                                   | Write pulse width                                                      |            |  |  |  |  |
| t <sub>RP</sub>                                   | Read pulse width                                                       |            |  |  |  |  |
| t <sub>WDSU</sub>                                 | Data setup time before falling edge of write pulse                     | (5)        |  |  |  |  |
| t <sub>WDH</sub>                                  | Data hold time after falling edge of write pulse                       | (5)        |  |  |  |  |
| t <sub>WASU</sub>                                 | Address setup time before rising edge of write pulse                   | (5)        |  |  |  |  |
| t <sub>WAH</sub>                                  | Address hold time after falling edge of write pulse                    | (5)        |  |  |  |  |
| t <sub>RASU</sub>                                 | Address setup time with respect to the falling edge of the read enable |            |  |  |  |  |
| t <sub>RAH</sub>                                  | Address hold time with respect to the falling edge of the read enable  |            |  |  |  |  |
| t <sub>WO</sub>                                   | Write enable to data output valid delay                                |            |  |  |  |  |
| t <sub>DD</sub>                                   | Data-in to data-out valid delay                                        |            |  |  |  |  |
| t <sub>EABOUT</sub>                               | Data-out delay                                                         |            |  |  |  |  |
| t <sub>EABCH</sub>                                | Clock high time                                                        |            |  |  |  |  |
| t <sub>EABCL</sub>                                | Clock low time                                                         |            |  |  |  |  |

| Table 27. EAE          | <b>3 Timing Macroparameters</b> Note (1), (6)                                         |            |  |  |  |  |
|------------------------|---------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                 | Parameter                                                                             | Conditions |  |  |  |  |
| t <sub>EABAA</sub>     | EAB address access delay                                                              |            |  |  |  |  |
| t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time                                                      |            |  |  |  |  |
| t <sub>EABRCREG</sub>  | EAB synchronous read cycle time                                                       |            |  |  |  |  |
| t <sub>EABWP</sub>     | EAB write pulse width                                                                 |            |  |  |  |  |
| t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time                                                     |            |  |  |  |  |
| t <sub>EABWCREG</sub>  | EAB synchronous write cycle time                                                      |            |  |  |  |  |
| t <sub>EABDD</sub>     | EAB data-in to data-out valid delay                                                   |            |  |  |  |  |
| t <sub>EABDATACO</sub> | EAB clock-to-output delay when using output registers                                 |            |  |  |  |  |
| t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register                    |            |  |  |  |  |
| t <sub>EABDATAH</sub>  | EAB data/address hold time after clock when using input register                      |            |  |  |  |  |
| t <sub>EABWESU</sub>   | EAB WE setup time before clock when using input register                              |            |  |  |  |  |
| t <sub>EABWEH</sub>    | EAB WE hold time after clock when using input register                                |            |  |  |  |  |
| t <sub>EABWDSU</sub>   | EAB data setup time before falling edge of write pulse when not using input registers |            |  |  |  |  |
| t <sub>EABWDH</sub>    | EAB data hold time after falling edge of write pulse when not using input registers   |            |  |  |  |  |
| t <sub>EABWASU</sub>   | EAB address setup time before rising edge of write pulse when not using               |            |  |  |  |  |
|                        | input registers                                                                       |            |  |  |  |  |
| t <sub>EABWAH</sub>    | EAB address hold time after falling edge of write pulse when not using input          |            |  |  |  |  |
|                        | registers                                                                             |            |  |  |  |  |
| t <sub>EABWO</sub>     | EAB write enable to data output valid delay                                           |            |  |  |  |  |

| Table 30. External Bidirectional Timing Parameters         Note (9) |                                                                                                 |            |  |  |  |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------|--|--|--|
| Symbol                                                              | Parameter                                                                                       | Conditions |  |  |  |
| <sup>t</sup> INSUBIDIR                                              | Setup time for bi-directional pins with global clock at same-row or same-<br>column LE register |            |  |  |  |
| t <sub>INHBIDIR</sub>                                               | Hold time for bidirectional pins with global clock at same-row or same-column LE register       |            |  |  |  |
| t <sub>INH</sub>                                                    | Hold time with global clock at IOE register                                                     |            |  |  |  |
| t <sub>OUTCOBIDIR</sub>                                             | Clock-to-output delay for bidirectional pins with global clock at IOE register                  | C1 = 35 pF |  |  |  |
| t <sub>XZBIDIR</sub>                                                | Synchronous IOE output buffer disable delay                                                     | C1 = 35 pF |  |  |  |
| t <sub>ZXBIDIR</sub>                                                | Synchronous IOE output buffer enable delay, slow slew rate= off                                 | C1 = 35 pF |  |  |  |

#### Notes to tables:

- (1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- (2) Operating conditions: VCCIO =  $3.3 \text{ V} \pm 10\%$  for commercial or industrial use.
- (3) Operating conditions: VCCIO = 2.5 V ±5% for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices.
- (4) Operating conditions: VCCIO = 3.3 V.
- (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (8) Contact Altera Applications for test circuit specifications and test conditions.
- (9) This timing parameter is sample-tested only.
- (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2.

Figure 30. EAB Synchronous Timing Waveforms



# EAB Synchronous Write (EAB Output Registers Used)



# Tables 31 through 37 show EPF10K30E device internal and external timing parameters.

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |     |                |     |      |
|-----------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                            | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                   | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>LUT</sub>                                                                  |                | 0.7 |                | 0.8 |                | 1.1 | ns   |
| t <sub>CLUT</sub>                                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>RLUT</sub>                                                                 |                | 0.6 |                | 0.7 |                | 1.0 | ns   |
| t <sub>PACKED</sub>                                                               |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EN</sub>                                                                   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>CICO</sub>                                                                 |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>CGEN</sub>                                                                 |                | 0.4 |                | 0.5 |                | 0.7 | ns   |

| Table 33. EPF10K30E Device EAB Internal Microparameters       Note (1) |                |     |         |                |     |          |      |
|------------------------------------------------------------------------|----------------|-----|---------|----------------|-----|----------|------|
| Symbol                                                                 | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                        | Min            | Max | Min     | Мах            | Min | Мах      |      |
| t <sub>EABDATA1</sub>                                                  |                | 1.7 |         | 2.0            |     | 2.3      | ns   |
| t <sub>EABDATA1</sub>                                                  |                | 0.6 |         | 0.7            |     | 0.8      | ns   |
| t <sub>EABWE1</sub>                                                    |                | 1.1 |         | 1.3            |     | 1.4      | ns   |
| t <sub>EABWE2</sub>                                                    |                | 0.4 |         | 0.4            |     | 0.5      | ns   |
| t <sub>EABRE1</sub>                                                    |                | 0.8 |         | 0.9            |     | 1.0      | ns   |
| t <sub>EABRE2</sub>                                                    |                | 0.4 |         | 0.4            |     | 0.5      | ns   |
| t <sub>EABCLK</sub>                                                    |                | 0.0 |         | 0.0            |     | 0.0      | ns   |
| t <sub>EABCO</sub>                                                     |                | 0.3 |         | 0.3            |     | 0.4      | ns   |
| t <sub>EABBYPASS</sub>                                                 |                | 0.5 |         | 0.6            |     | 0.7      | ns   |
| t <sub>EABSU</sub>                                                     | 0.9            |     | 1.0     |                | 1.2 |          | ns   |
| t <sub>EABH</sub>                                                      | 0.4            |     | 0.4     |                | 0.5 |          | ns   |
| t <sub>EABCLR</sub>                                                    | 0.3            |     | 0.3     |                | 0.3 |          | ns   |
| t <sub>AA</sub>                                                        |                | 3.2 |         | 3.8            |     | 4.4      | ns   |
| t <sub>WP</sub>                                                        | 2.5            |     | 2.9     |                | 3.3 |          | ns   |
| t <sub>RP</sub>                                                        | 0.9            |     | 1.1     |                | 1.2 |          | ns   |
| t <sub>WDSU</sub>                                                      | 0.9            |     | 1.0     |                | 1.1 |          | ns   |
| t <sub>WDH</sub>                                                       | 0.1            |     | 0.1     |                | 0.1 |          | ns   |
| t <sub>WASU</sub>                                                      | 1.7            |     | 2.0     |                | 2.3 |          | ns   |
| t <sub>WAH</sub>                                                       | 1.8            |     | 2.1     |                | 2.4 |          | ns   |
| t <sub>RASU</sub>                                                      | 3.1            |     | 3.7     |                | 4.2 |          | ns   |
| t <sub>RAH</sub>                                                       | 0.2            |     | 0.2     |                | 0.2 |          | ns   |
| t <sub>WO</sub>                                                        |                | 2.5 |         | 2.9            |     | 3.3      | ns   |
| t <sub>DD</sub>                                                        |                | 2.5 |         | 2.9            |     | 3.3      | ns   |
| t <sub>EABOUT</sub>                                                    |                | 0.5 |         | 0.6            |     | 0.7      | ns   |
| t <sub>EABCH</sub>                                                     | 1.5            |     | 2.0     |                | 2.3 |          | ns   |
| t <sub>EABCL</sub>                                                     | 2.5            |     | 2.9     |                | 3.3 |          | ns   |

| FLEX 10KE Embedded Programmable | e Logic Devices | Data Sheet |
|---------------------------------|-----------------|------------|
|---------------------------------|-----------------|------------|

| Table 41. EPF10K50E Device EAB Internal Timing Macroparameters       Note (1) |         |                |     |                |      |         |      |
|-------------------------------------------------------------------------------|---------|----------------|-----|----------------|------|---------|------|
| Symbol                                                                        | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |      | d Grade | Unit |
|                                                                               | Min     | Max            | Min | Max            | Min  | Max     |      |
| t <sub>EABAA</sub>                                                            |         | 6.4            |     | 7.6            |      | 10.2    | ns   |
| t <sub>EABRCOMB</sub>                                                         | 6.4     |                | 7.6 |                | 10.2 |         | ns   |
| t <sub>EABRCREG</sub>                                                         | 4.4     |                | 5.1 |                | 7.0  |         | ns   |
| t <sub>EABWP</sub>                                                            | 2.5     |                | 2.9 |                | 3.9  |         | ns   |
| t <sub>EABWCOMB</sub>                                                         | 6.0     |                | 7.0 |                | 9.5  |         | ns   |
| t <sub>EABWCREG</sub>                                                         | 6.8     |                | 7.8 |                | 10.6 |         | ns   |
| t <sub>EABDD</sub>                                                            |         | 5.7            |     | 6.7            |      | 9.0     | ns   |
| t <sub>EABDATACO</sub>                                                        |         | 0.8            |     | 0.9            |      | 1.3     | ns   |
| t <sub>EABDATASU</sub>                                                        | 1.5     |                | 1.7 |                | 2.3  |         | ns   |
| t <sub>EABDATAH</sub>                                                         | 0.0     |                | 0.0 |                | 0.0  |         | ns   |
| t <sub>EABWESU</sub>                                                          | 1.3     |                | 1.4 |                | 2.0  |         | ns   |
| t <sub>EABWEH</sub>                                                           | 0.0     |                | 0.0 |                | 0.0  |         | ns   |
| t <sub>EABWDSU</sub>                                                          | 1.5     |                | 1.7 |                | 2.3  |         | ns   |
| t <sub>EABWDH</sub>                                                           | 0.0     |                | 0.0 |                | 0.0  |         | ns   |
| t <sub>EABWASU</sub>                                                          | 3.0     |                | 3.6 |                | 4.8  |         | ns   |
| t <sub>EABWAH</sub>                                                           | 0.5     |                | 0.5 |                | 0.8  |         | ns   |
| t <sub>EABWO</sub>                                                            |         | 5.1            |     | 6.0            |      | 8.1     | ns   |

| Table 42. EPF10K50E Device Interconnect Timing Microparameters       Note (1) |         |         |                |     |                |     |      |  |
|-------------------------------------------------------------------------------|---------|---------|----------------|-----|----------------|-----|------|--|
| Symbol                                                                        | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                               | Min     | Max     | Min            | Max | Min            | Max |      |  |
| t <sub>DIN2IOE</sub>                                                          |         | 3.5     |                | 4.3 |                | 5.6 | ns   |  |
| t <sub>DIN2LE</sub>                                                           |         | 2.1     |                | 2.5 |                | 3.4 | ns   |  |
| t <sub>DIN2DATA</sub>                                                         |         | 2.2     |                | 2.4 |                | 3.1 | ns   |  |
| t <sub>DCLK2IOE</sub>                                                         |         | 2.9     |                | 3.5 |                | 4.7 | ns   |  |
| t <sub>DCLK2LE</sub>                                                          |         | 2.1     |                | 2.5 |                | 3.4 | ns   |  |
| t <sub>SAMELAB</sub>                                                          |         | 0.1     |                | 0.1 |                | 0.2 | ns   |  |
| t <sub>SAMEROW</sub>                                                          |         | 1.1     |                | 1.1 |                | 1.5 | ns   |  |
| t <sub>SAMECOLUMN</sub>                                                       |         | 0.8     |                | 1.0 |                | 1.3 | ns   |  |
| t <sub>DIFFROW</sub>                                                          |         | 1.9     |                | 2.1 |                | 2.8 | ns   |  |
| t <sub>TWOROWS</sub>                                                          |         | 3.0     |                | 3.2 |                | 4.3 | ns   |  |
| t <sub>LEPERIPH</sub>                                                         |         | 3.1     |                | 3.3 |                | 3.7 | ns   |  |
| t <sub>LABCARRY</sub>                                                         |         | 0.1     |                | 0.1 |                | 0.2 | ns   |  |
| t <sub>LABCASC</sub>                                                          |         | 0.3     |                | 0.3 |                | 0.5 | ns   |  |

| Table 43. EPF10K50E External Timing Parameters     Notes (1), (2) |                 |     |         |         |                |      |      |  |
|-------------------------------------------------------------------|-----------------|-----|---------|---------|----------------|------|------|--|
| Symbol                                                            | Symbol -1 Speed |     | -2 Spee | d Grade | -3 Speed Grade |      | Unit |  |
|                                                                   | Min             | Max | Min     | Max     | Min            | Max  |      |  |
| t <sub>DRR</sub>                                                  |                 | 8.5 |         | 10.0    |                | 13.5 | ns   |  |
| t <sub>INSU</sub>                                                 | 2.7             |     | 3.2     |         | 4.3            |      | ns   |  |
| t <sub>INH</sub>                                                  | 0.0             |     | 0.0     |         | 0.0            |      | ns   |  |
| t <sub>оитсо</sub>                                                | 2.0             | 4.5 | 2.0     | 5.2     | 2.0            | 7.3  | ns   |  |
| t <sub>PCISU</sub>                                                | 3.0             |     | 4.2     |         | -              |      | ns   |  |
| t <sub>PCIH</sub>                                                 | 0.0             |     | 0.0     |         | -              |      | ns   |  |
| t <sub>PCICO</sub>                                                | 2.0             | 6.0 | 2.0     | 7.7     | -              | -    | ns   |  |

 Table 44. EPF10K50E External Bidirectional Timing Parameters
 Notes (1), (2)

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |
|-------------------------|----------------|-----|----------------|-----|----------------|------|------|--|
|                         | Min            | Max | Min            | Max | Min            | Max  |      |  |
| t <sub>INSUBIDIR</sub>  | 2.7            |     | 3.2            |     | 4.3            |      | ns   |  |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0            |     | 0.0            |      | ns   |  |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 4.5 | 2.0            | 5.2 | 2.0            | 7.3  | ns   |  |
| t <sub>XZBIDIR</sub>    |                | 6.8 |                | 7.8 |                | 10.1 | ns   |  |
| tZXBIDIR                |                | 6.8 |                | 7.8 |                | 10.1 | ns   |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 45 through 51 show EPF10K100E device internal and external timing parameters.

| Table 45. EPF10K100E Device LE Timing Microparameters         Note (1) |         |                  |     |         |         |         |      |  |
|------------------------------------------------------------------------|---------|------------------|-----|---------|---------|---------|------|--|
| Symbol                                                                 | -1 Spee | ed Grade -2 Spee |     | d Grade | -3 Spee | d Grade | Unit |  |
|                                                                        | Min     | Max              | Min | Max     | Min     | Max     |      |  |
| t <sub>LUT</sub>                                                       |         | 0.7              |     | 1.0     |         | 1.5     | ns   |  |
| t <sub>CLUT</sub>                                                      |         | 0.5              |     | 0.7     |         | 0.9     | ns   |  |
| t <sub>RLUT</sub>                                                      |         | 0.6              |     | 0.8     |         | 1.1     | ns   |  |
| t <sub>PACKED</sub>                                                    |         | 0.3              |     | 0.4     |         | 0.5     | ns   |  |
| t <sub>EN</sub>                                                        |         | 0.2              |     | 0.3     |         | 0.3     | ns   |  |
| t <sub>CICO</sub>                                                      |         | 0.1              |     | 0.1     |         | 0.2     | ns   |  |
| t <sub>CGEN</sub>                                                      |         | 0.4              |     | 0.5     |         | 0.7     | ns   |  |

| Table 61. EPF10K200E Device EAB Internal Microparameters       Note (1) |                |     |                |     |                |     |      |
|-------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                         | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>EABDATA1</sub>                                                   |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA1</sub>                                                   |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABWE1</sub>                                                     |                | 1.4 |                | 1.7 |                | 2.3 | ns   |
| t <sub>EABWE2</sub>                                                     |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>                                                     |                | 0   |                | 0   |                | 0   | ns   |
| t <sub>EABRE2</sub>                                                     |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>                                                     |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>                                                      |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABBYPASS</sub>                                                  |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABSU</sub>                                                      | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABH</sub>                                                       | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>                                                     | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>AA</sub>                                                         |                | 3.1 |                | 3.7 |                | 4.9 | ns   |
| t <sub>WP</sub>                                                         | 3.3            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>RP</sub>                                                         | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDSU</sub>                                                       | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDH</sub>                                                        | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| t <sub>WASU</sub>                                                       | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>WAH</sub>                                                        | 2.1            |     | 2.5            |     | 3.3            |     | ns   |
| t <sub>RASU</sub>                                                       | 2.2            |     | 2.6            |     | 3.5            |     | ns   |
| t <sub>RAH</sub>                                                        | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>                                                         |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>DD</sub>                                                         |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABOUT</sub>                                                     |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABCH</sub>                                                      | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>                                                      | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2)

| Note (1 | ) |
|---------|---|
|---------|---|

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.1 |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub> | 5.1            |     | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub> | 4.8            |     | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>    | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs.

Figure 31 shows the relationship between the current and operating frequency of FLEX 10KE devices.



Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 1 of 2)



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation



100