# E·XFL

#### Intel - EPF10K50EQC208-2 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 360                                                         |
| Number of Logic Elements/Cells | 2880                                                        |
| Total RAM Bits                 | 40960                                                       |
| Number of I/O                  | 147                                                         |
| Number of Gates                | 199000                                                      |
| Voltage - Supply               | 2.3V ~ 2.7V                                                 |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 70°C (TA)                                             |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50eqc208-2 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10KE Device Features |                |            |                          |  |  |  |  |
|------------------------------------|----------------|------------|--------------------------|--|--|--|--|
| Feature                            | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S |  |  |  |  |
| Typical gates (1)                  | 100,000        | 130,000    | 200,000                  |  |  |  |  |
| Maximum system gates               | 257,000        | 342,000    | 513,000                  |  |  |  |  |
| Logic elements (LEs)               | 4,992          | 6,656      | 9,984                    |  |  |  |  |
| EABs                               | 12             | 16         | 24                       |  |  |  |  |
| Total RAM bits                     | 49,152         | 65,536     | 98,304                   |  |  |  |  |
| Maximum user I/O pins              | 338            | 413        | 470                      |  |  |  |  |

#### Note to tables:

- (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.
- (2) New EPF10K100B designs should use EPF10K100E devices.

## ...and More

- Fabricated on an advanced process and operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock<sup>™</sup> and ClockBoost<sup>™</sup> options for reduced clock \_ delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration
- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state buses
  - Up to six global clock signals and four global clear signals
  - Powerful I/O pins
    - Individual tri-state output enable control for each pin
    - Open-drain option on each I/O pin
    - Programmable output slew-rate control to reduce switching noise
    - Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
    - Supports hot-socketing

Figure 1 shows a block diagram of the FLEX 10KE architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.



FLEX 10KE devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.



#### Figure 4. FLEX 10KE Device in Single-Port RAM Mode

#### Note:

(1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 104 EAB local interconnect channels.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock. Figure 9 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 9. FLEX 10KE Carry Chain Operation (n-Bit Full Adder)

#### **Clearable Counter Mode**

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is AND ed with a synchronous clear signal.

#### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

#### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six modes chosen during design entry:

- Asynchronous clear
- Asynchronous preset
- Asynchronous clear and preset
- Asynchronous load with clear
- Asynchronous load with preset
- Asynchronous load without clear or preset

#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

#### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### Asynchronous Load with Clear

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.



#### Figure 13. FLEX 10KE LAB Connections to Row & Column Interconnect

On all FLEX 10KE devices (except EPF10K50E and EPF10K200E devices), the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. EPF10K50S and EPF10K200S devices also support this feature. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs).

Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across the device and provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals.

When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on a LAB-by-LAB basis.

The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement.

When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock.

## ClockLock & ClockBoost Features

To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support Clock-Lock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit.

The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used.

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10KE MultiVolt I/O Support                |              |              |      |                      |              |              |  |  |
|----------------------------------------------------------|--------------|--------------|------|----------------------|--------------|--------------|--|--|
| V <sub>CCI0</sub> (V) Input Signal (V) Output Signal (V) |              |              |      |                      |              |              |  |  |
|                                                          | 2.5          | 3.3          | 5.0  | 2.5                  | 3.3          | 5.0          |  |  |
| 2.5                                                      | $\checkmark$ | ✓(1)         | ✓(1) | <ul> <li></li> </ul> |              |              |  |  |
| 3.3                                                      | ~            | $\checkmark$ | ✓(1) | <b>√</b> (2)         | $\checkmark$ | $\checkmark$ |  |  |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

#### Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user. Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

#### Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Sumbol            | Parameter                                      | Min    | Max   | Unit |
|-------------------|------------------------------------------------|--------|-------|------|
| Symbol            | Parameter                                      | IVIIII | IVIAX | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100    |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50     |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50     |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20     |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45     |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |        | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |        | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |        | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20     |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45     |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |        | 35    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |        | 35    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |        | 35    | ns   |

### **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

#### Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



## Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Table 19. FLEX 10KE 2.5-V Device Absolute Maximum Ratings       Note (1) |                            |                                                        |      |      |      |  |  |  |  |
|--------------------------------------------------------------------------|----------------------------|--------------------------------------------------------|------|------|------|--|--|--|--|
| Symbol                                                                   | Parameter                  | Conditions                                             | Min  | Max  | Unit |  |  |  |  |
| V <sub>CCINT</sub>                                                       | Supply voltage             | With respect to ground (2)                             | -0.5 | 3.6  | V    |  |  |  |  |
| V <sub>CCIO</sub>                                                        |                            |                                                        | -0.5 | 4.6  | V    |  |  |  |  |
| VI                                                                       | DC input voltage           |                                                        | -2.0 | 5.75 | V    |  |  |  |  |
| IOUT                                                                     | DC output current, per pin |                                                        | -25  | 25   | mA   |  |  |  |  |
| T <sub>STG</sub>                                                         | Storage temperature        | No bias                                                | -65  | 150  | °C   |  |  |  |  |
| T <sub>AMB</sub>                                                         | Ambient temperature        | Under bias                                             | -65  | 135  | °C   |  |  |  |  |
| ΤJ                                                                       | Junction temperature       | PQFP, TQFP, BGA, and FineLine BGA packages, under bias |      | 135  | °C   |  |  |  |  |
|                                                                          |                            | Ceramic PGA packages, under bias                       |      | 150  | °C   |  |  |  |  |

Figure 25. FLEX 10KE Device LE Timing Model





Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model



#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                  | Parameter                                                                                                            | Conditions |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| t <sub>DIN2IOE</sub>    | DIN2IOE Delay from dedicated input pin to IOE control input                                                          |            |  |  |  |  |
| t <sub>DIN2LE</sub>     | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |  |  |  |  |
| t <sub>DCLK2IOE</sub>   | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |  |  |  |  |
| t <sub>DCLK2LE</sub>    | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |  |  |  |  |
| t <sub>DIN2DATA</sub>   | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |  |  |  |  |
| t <sub>SAMELAB</sub>    | Routing delay for an LE driving another LE in the same LAB                                                           |            |  |  |  |  |
| t <sub>SAMEROW</sub>    | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |  |  |  |  |
| t <sub>SAMECOLUMN</sub> | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |  |  |  |  |
| t <sub>DIFFROW</sub>    | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |  |  |  |  |
| t <sub>TWOROWS</sub>    | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |  |  |  |  |
| t <sub>LEPERIPH</sub>   | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |  |  |  |  |
| t <sub>LABCARRY</sub>   | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |  |  |  |  |
| t <sub>LABCASC</sub>    | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |  |  |  |

| Table 29. External Timing Parameters |                                                                                                |            |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |  |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |  |  |
| t <sub>outco</sub>                   | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |  |  |

| Table 30. External Bidirectional Timing Parameters         Note (9) |                                                                                                 |            |  |  |  |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------|--|--|--|
| Symbol                                                              | Parameter                                                                                       | Conditions |  |  |  |
| t <sub>INSUBIDIR</sub>                                              | Setup time for bi-directional pins with global clock at same-row or same-<br>column LE register |            |  |  |  |
| t <sub>inhbidir</sub>                                               | Hold time for bidirectional pins with global clock at same-row or same-column LE register       |            |  |  |  |
| t <sub>INH</sub>                                                    | Hold time with global clock at IOE register                                                     |            |  |  |  |
| <b>t</b> OUTCOBIDIR                                                 | Clock-to-output delay for bidirectional pins with global clock at IOE register                  | C1 = 35 pF |  |  |  |
| t <sub>XZBIDIR</sub>                                                | Synchronous IOE output buffer disable delay                                                     | C1 = 35 pF |  |  |  |
| t <sub>ZXBIDIR</sub>                                                | Synchronous IOE output buffer enable delay, slow slew rate= off                                 | C1 = 35 pF |  |  |  |

#### Notes to tables:

- (1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- (2) Operating conditions: VCCIO =  $3.3 \text{ V} \pm 10\%$  for commercial or industrial use.
- (3) Operating conditions: VCCIO = 2.5 V ±5% for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices.
- (4) Operating conditions: VCCIO = 3.3 V.
- (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (8) Contact Altera Applications for test circuit specifications and test conditions.
- (9) This timing parameter is sample-tested only.
- (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2.

| Symbol                 | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|------------------------|----------------|-----|---------|----------------|-----|----------|------|
|                        | Min            | Max | Min     | Max            | Min | Max      |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |         | 2.0            |     | 2.3      | ns   |
| t <sub>EABDATA1</sub>  |                | 0.6 |         | 0.7            |     | 0.8      | ns   |
| t <sub>EABWE1</sub>    |                | 1.1 |         | 1.3            |     | 1.4      | ns   |
| t <sub>EABWE2</sub>    |                | 0.4 |         | 0.4            |     | 0.5      | ns   |
| t <sub>EABRE1</sub>    |                | 0.8 |         | 0.9            |     | 1.0      | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |         | 0.4            |     | 0.5      | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |         | 0.0            |     | 0.0      | ns   |
| t <sub>EABCO</sub>     |                | 0.3 |         | 0.3            |     | 0.4      | ns   |
| t <sub>EABBYPASS</sub> |                | 0.5 |         | 0.6            |     | 0.7      | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.0     |                | 1.2 |          | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.4     |                | 0.5 |          | ns   |
| t <sub>EABCLR</sub>    | 0.3            |     | 0.3     |                | 0.3 |          | ns   |
| t <sub>AA</sub>        |                | 3.2 |         | 3.8            |     | 4.4      | ns   |
| t <sub>WP</sub>        | 2.5            |     | 2.9     |                | 3.3 |          | ns   |
| t <sub>RP</sub>        | 0.9            |     | 1.1     |                | 1.2 |          | ns   |
| t <sub>WDSU</sub>      | 0.9            |     | 1.0     |                | 1.1 |          | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1     |                | 0.1 |          | ns   |
| t <sub>WASU</sub>      | 1.7            |     | 2.0     |                | 2.3 |          | ns   |
| t <sub>WAH</sub>       | 1.8            |     | 2.1     |                | 2.4 |          | ns   |
| t <sub>RASU</sub>      | 3.1            |     | 3.7     |                | 4.2 |          | ns   |
| t <sub>RAH</sub>       | 0.2            |     | 0.2     |                | 0.2 |          | ns   |
| t <sub>WO</sub>        |                | 2.5 |         | 2.9            |     | 3.3      | ns   |
| t <sub>DD</sub>        |                | 2.5 |         | 2.9            |     | 3.3      | ns   |
| t <sub>EABOUT</sub>    |                | 0.5 |         | 0.6            |     | 0.7      | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0     |                | 2.3 |          | ns   |
| t <sub>EABCL</sub>     | 2.5            |     | 2.9     |                | 3.3 |          | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                 | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Unit |
|------------------------|----------------|-----|---------|----------------|-----|---------|------|
|                        | Min            | Max | Min     | Max            | Min | Max     |      |
| t <sub>EABDATA1</sub>  |                | 1.5 |         | 2.0            |     | 2.6     | ns   |
| t <sub>EABDATA1</sub>  |                | 0.0 |         | 0.0            |     | 0.0     | ns   |
| t <sub>EABWE1</sub>    |                | 1.5 |         | 2.0            |     | 2.6     | ns   |
| t <sub>EABWE2</sub>    |                | 0.3 |         | 0.4            |     | 0.5     | ns   |
| t <sub>EABRE1</sub>    |                | 0.3 |         | 0.4            |     | 0.5     | ns   |
| t <sub>EABRE2</sub>    |                | 0.0 |         | 0.0            |     | 0.0     | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |         | 0.0            |     | 0.0     | ns   |
| t <sub>EABCO</sub>     |                | 0.3 |         | 0.4            |     | 0.5     | ns   |
| t <sub>EABBYPASS</sub> |                | 0.1 |         | 0.1            |     | 0.2     | ns   |
| t <sub>EABSU</sub>     | 0.8            |     | 1.0     |                | 1.4 |         | ns   |
| t <sub>EABH</sub>      | 0.1            |     | 0.1     |                | 0.2 |         | ns   |
| t <sub>EABCLR</sub>    | 0.3            |     | 0.4     |                | 0.5 |         | ns   |
| t <sub>AA</sub>        |                | 4.0 |         | 5.1            |     | 6.6     | ns   |
| t <sub>WP</sub>        | 2.7            |     | 3.5     |                | 4.7 |         | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.3     |                | 1.7 |         | ns   |
| t <sub>WDSU</sub>      | 1.0            |     | 1.3     |                | 1.7 |         | ns   |
| t <sub>WDH</sub>       | 0.2            |     | 0.2     |                | 0.3 |         | ns   |
| t <sub>WASU</sub>      | 1.6            |     | 2.1     |                | 2.8 |         | ns   |
| t <sub>WAH</sub>       | 1.6            |     | 2.1     |                | 2.8 |         | ns   |
| t <sub>RASU</sub>      | 3.0            |     | 3.9     |                | 5.2 |         | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1     |                | 0.2 |         | ns   |
| t <sub>WO</sub>        |                | 1.5 |         | 2.0            |     | 2.6     | ns   |
| t <sub>DD</sub>        |                | 1.5 |         | 2.0            |     | 2.6     | ns   |
| t <sub>EABOUT</sub>    |                | 0.2 |         | 0.3            |     | 0.3     | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0     |                | 2.5 |         | ns   |
| t <sub>EABCL</sub>     | 2.7            |     | 3.5     |                | 4.7 |         | ns   |

Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of

| 2) | Note | (1)   |
|----|------|-------|
| -/ |      | V . V |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.9 |                | 7.6 |                | 9.9 | ns   |
| t <sub>EABRCOMB</sub> | 5.9            |     | 7.6            |     | 9.9            |     | ns   |
| t <sub>EABRCREG</sub> | 5.1            |     | 6.5            |     | 8.5            |     | ns   |
| t <sub>EABWP</sub>    | 2.7            |     | 3.5            |     | 4.7            |     | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>     |                | 3.7 |                | 5.2 |                | 7.0 | ns   |
| t <sub>EABRCCOMB</sub> | 3.7            |     | 5.2            |     | 7.0            |     | ns   |
| t <sub>EABRCREG</sub>  | 3.5            |     | 4.9            |     | 6.6            |     | ns   |
| t <sub>EABWP</sub>     | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>EABWCCOMB</sub> | 4.5            |     | 6.3            |     | 8.6            |     | ns   |
| t <sub>EABWCREG</sub>  | 5.6            |     | 7.8            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>     |                | 3.8 |                | 5.3 |                | 7.2 | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABDATASU</sub> | 1.1            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>   | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABWEH</sub>    | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABWDSU</sub>   | 1.2            |     | 1.7            |     | 2.2            |     | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>   | 1.6            |     | 2.3            |     | 3.0            |     | ns   |
| t <sub>EABWAH</sub>    | 0.9            |     | 1.2            |     | 1.8            |     | ns   |
| t <sub>EABWO</sub>     |                | 3.1 |                | 4.3 |                | 5.9 | ns   |

| Table 70. EPF10         | K50S Device    | Interconnec | t Timing Mi    | croparamete | e <b>rs</b> Note | (1) |      |
|-------------------------|----------------|-------------|----------------|-------------|------------------|-----|------|
| Symbol                  | -1 Speed Grade |             | -2 Speed Grade |             | -3 Speed Grade   |     | Unit |
|                         | Min            | Max         | Min            | Max         | Min              | Max |      |
| t <sub>DIN2IOE</sub>    |                | 3.1         |                | 3.7         |                  | 4.6 | ns   |
| t <sub>DIN2LE</sub>     |                | 1.7         |                | 2.1         |                  | 2.7 | ns   |
| t <sub>DIN2DATA</sub>   |                | 2.7         |                | 3.1         |                  | 5.1 | ns   |
| t <sub>DCLK2IOE</sub>   |                | 1.6         |                | 1.9         |                  | 2.6 | ns   |
| t <sub>DCLK2LE</sub>    |                | 1.7         |                | 2.1         |                  | 2.7 | ns   |
| t <sub>SAMELAB</sub>    |                | 0.1         |                | 0.1         |                  | 0.2 | ns   |
| t <sub>SAMEROW</sub>    |                | 1.5         |                | 1.7         |                  | 2.4 | ns   |
| t <sub>SAMECOLUMN</sub> |                | 1.0         |                | 1.3         |                  | 2.1 | ns   |
| t <sub>DIFFROW</sub>    |                | 2.5         |                | 3.0         |                  | 4.5 | ns   |
| t <sub>TWOROWS</sub>    |                | 4.0         |                | 4.7         |                  | 6.9 | ns   |
| t <sub>LEPERIPH</sub>   |                | 2.6         |                | 2.9         |                  | 3.4 | ns   |
| t <sub>LABCARRY</sub>   |                | 0.1         |                | 0.2         |                  | 0.2 | ns   |
| t <sub>LABCASC</sub>    |                | 0.8         |                | 1.0         |                  | 1.3 | ns   |