## E·XFL

## Intel - EPF10K50EQC208-2N Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 360                                                          |
| Number of Logic Elements/Cells | 2880                                                         |
| Total RAM Bits                 | 40960                                                        |
| Number of I/O                  | 147                                                          |
| Number of Gates                | 199000                                                       |
| Voltage - Supply               | 2.3V ~ 2.7V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 208-BFQFP                                                    |
| Supplier Device Package        | 208-PQFP (28x28)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50eqc208-2n |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 4. FLEX                                                                                    | Table 4. FLEX 10KE Package Sizes |                 |                         |                            |                    |                            |                |                    |                            |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------|----------------------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|--|--|--|--|--|
| Device                                                                                           | 144-<br>Pin<br>TQFP              | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |  |  |  |  |
| Pitch (mm)                                                                                       | 0.50                             | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |  |  |  |  |  |
| Area (mm <sup>2</sup> )                                                                          | 484                              | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |  |  |  |  |  |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22                          | 30.6×30.6       | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |  |  |  |  |  |

## General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

# Functional Description

Each FLEX 10KE device contains an enhanced embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a four-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10KE devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 0.9 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 3.0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. Figure 1 shows a block diagram of the FLEX 10KE architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.



FLEX 10KE devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).



## Figure 4. FLEX 10KE Device in Single-Port RAM Mode

### Note:

(1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 104 EAB local interconnect channels.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock. Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LE in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

## Logic Element

The LE, the smallest unit of logic in the FLEX 10KE architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure (see Figure 8).



For improved routing, the row interconnect consists of a combination of full-length and half-length channels. The full-length channels connect to all LABs in a row; the half-length channels connect to the LABs in half of the row. The EAB can be driven by the half-length channels in the left half of the row and by the full-length channels. The EAB drives out to the fulllength channels. In addition to providing a predictable, row-wide interconnect, this architecture provides increased routing resources. Two neighboring LABs can be connected using a half-row channel, thereby saving the other half of the channel for the other half of the row.

Table 7 summarizes the FastTrack Interconnect routing structure resources available in each FLEX 10KE device.

| Table 7. FLEX 1          | Table 7. FLEX 10KE FastTrack Interconnect Resources |                     |         |                        |  |  |  |  |  |  |  |
|--------------------------|-----------------------------------------------------|---------------------|---------|------------------------|--|--|--|--|--|--|--|
| Device                   | Rows                                                | Channels per<br>Row | Columns | Channels per<br>Column |  |  |  |  |  |  |  |
| EPF10K30E                | 6                                                   | 216                 | 36      | 24                     |  |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S   | 10                                                  | 216                 | 36      | 24                     |  |  |  |  |  |  |  |
| EPF10K100E               | 12                                                  | 312                 | 52      | 24                     |  |  |  |  |  |  |  |
| EPF10K130E               | 16                                                  | 312                 | 52      | 32                     |  |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S | 24                                                  | 312                 | 52      | 48                     |  |  |  |  |  |  |  |

In addition to general-purpose I/O pins, FLEX 10KE devices have six dedicated input pins that provide low-skew signal distribution across the device. These six inputs can be used for global clock, clear, preset, and peripheral output enable and clock enable control signals. These signals are available as control signals for all LABs and IOEs in the device. The dedicated inputs can also be used as general-purpose data inputs because they can feed the local interconnect of each LAB in the device.

Figure 14 shows the interconnection of adjacent LABs and EABs, with row, column, and local interconnects, as well as the associated cascade and carry chains. Each LAB is labeled according to its location: a letter represents the row and a number represents the column. For example, LAB B3 is in row B, column 3.

## ClockLock & ClockBoost Features

To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support Clock-Lock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit.

The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used.

## ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

### Figure 19. Specifications for Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



| Table 17. 32-            | Bit IDCOD           | E for FLEX 10KE Devices | Note (1)                             |                         |  |  |  |  |  |
|--------------------------|---------------------|-------------------------|--------------------------------------|-------------------------|--|--|--|--|--|
| Device                   |                     | IDCODE (32 Bits)        |                                      |                         |  |  |  |  |  |
|                          | Version<br>(4 Bits) | Part Number (16 Bits)   | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |
| EPF10K30E                | 0001                | 0001 0000 0011 0000     | 00001101110                          | 1                       |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S   | 0001                | 0001 0000 0101 0000     | 00001101110                          | 1                       |  |  |  |  |  |
| EPF10K100E               | 0010                | 0000 0001 0000 0000     | 00001101110                          | 1                       |  |  |  |  |  |
| EPF10K130E               | 0001                | 0000 0001 0011 0000     | 00001101110                          | 1                       |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S | 0001                | 0000 0010 0000 0000     | 00001101110                          | 1                       |  |  |  |  |  |

### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

| Table 30. Ext          | ternal Bidirectional Timing Parameters Note (9)                                                 |            |
|------------------------|-------------------------------------------------------------------------------------------------|------------|
| Symbol                 | Parameter                                                                                       | Conditions |
| t <sub>INSUBIDIR</sub> | Setup time for bi-directional pins with global clock at same-row or same-<br>column LE register |            |
| t <sub>inhbidir</sub>  | Hold time for bidirectional pins with global clock at same-row or same-column LE register       |            |
| t <sub>INH</sub>       | Hold time with global clock at IOE register                                                     |            |
| toutcobidir            | Clock-to-output delay for bidirectional pins with global clock at IOE register                  | C1 = 35 pF |
| t <sub>XZBIDIR</sub>   | Synchronous IOE output buffer disable delay                                                     | C1 = 35 pF |
| t <sub>ZXBIDIR</sub>   | Synchronous IOE output buffer enable delay, slow slew rate= off                                 | C1 = 35 pF |

### Notes to tables:

- (1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.
- (2) Operating conditions: VCCIO =  $3.3 \text{ V} \pm 10\%$  for commercial or industrial use.
- (3) Operating conditions: VCCIO = 2.5 V ±5% for commercial or industrial use in EPF10K30E, EPF10K50S, EPF10K100E, EPF10K130E, and EPF10K200S devices.
- (4) Operating conditions: VCCIO = 3.3 V.
- (5) Because the RAM in the EAB is self-timed, this parameter can be ignored when the WE signal is registered.
- (6) EAB macroparameters are internal parameters that can simplify predicting the behavior of an EAB at its boundary; these parameters are calculated by summing selected microparameters.
- (7) These parameters are worst-case values for typical applications. Post-compilation timing simulation and timing analysis are required to determine actual worst-case performance.
- (8) Contact Altera Applications for test circuit specifications and test conditions.
- (9) This timing parameter is sample-tested only.
- (10) This parameter is measured with the measurement and test conditions, including load, specified in the PCI Local Bus Specification, revision 2.2.

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, or the EAB macroparameters in Tables 26 and 27.

EAB Asynchronous Read WE \_ a0 a2 Address a1 a3 – t<sub>EABAA</sub>t<sub>EABRCCOMB</sub> Data-Out d0 d3 d1 d2 **EAB Asynchronous Write** WE  $t_{EABWP}$ ► t<sub>EABWDH</sub> t<sub>EABWDSU</sub> × a din0 din1 Data-In t<sub>EABWASU</sub> t<sub>EABWAH</sub> t<sub>EABWCCOMB</sub> Address a0 a1 a2  $t_{EABDD}$ Data-Out din0 din1 dout2

## Figure 29. EAB Asynchronous Timing Waveforms

| Symbol                  | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |
|-------------------------|---------|---------|---------|---------|---------|----------|------|
|                         | Min     | Max     | Min     | Max     | Min     | Max      |      |
| t <sub>DIN2IOE</sub>    |         | 1.8     |         | 2.4     |         | 2.9      | ns   |
| t <sub>DIN2LE</sub>     |         | 1.5     |         | 1.8     |         | 2.4      | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.5     |         | 1.8     |         | 2.2      | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.2     |         | 2.6     |         | 3.0      | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.5     |         | 1.8     |         | 2.4      | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1     |         | 0.2     |         | 0.3      | ns   |
| t <sub>SAMEROW</sub>    |         | 2.0     |         | 2.4     |         | 2.7      | ns   |
| t <sub>SAMECOLUMN</sub> |         | 0.7     |         | 1.0     |         | 0.8      | ns   |
| t <sub>DIFFROW</sub>    |         | 2.7     |         | 3.4     |         | 3.5      | ns   |
| t <sub>TWOROWS</sub>    |         | 4.7     |         | 5.8     |         | 6.2      | ns   |
| t <sub>LEPERIPH</sub>   |         | 2.7     |         | 3.4     |         | 3.8      | ns   |
| t <sub>LABCARRY</sub>   |         | 0.3     |         | 0.4     |         | 0.5      | ns   |
| t <sub>LABCASC</sub>    |         | 0.8     |         | 0.8     |         | 1.1      | ns   |

| Symbol                            | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |
|-----------------------------------|---------|----------------|-----|----------------|-----|----------|------|
|                                   | Min     | Max            | Min | Max            | Min | Max      |      |
| t <sub>DRR</sub>                  |         | 8.0            |     | 9.5            |     | 12.5     | ns   |
| t <sub>INSU</sub> (3)             | 2.1     |                | 2.5 |                | 3.9 |          | ns   |
| t <sub>INH</sub> (3)              | 0.0     |                | 0.0 |                | 0.0 |          | ns   |
| <sup>t</sup> оитсо <sup>(3)</sup> | 2.0     | 4.9            | 2.0 | 5.9            | 2.0 | 7.6      | ns   |
| t <sub>INSU</sub> (4)             | 1.1     |                | 1.5 |                | -   |          | ns   |
| t <sub>INH</sub> (4)              | 0.0     |                | 0.0 |                | -   |          | ns   |
| t <sub>оитсо</sub> (4)            | 0.5     | 3.9            | 0.5 | 4.9            | -   | -        | ns   |
| t <sub>PCISU</sub>                | 3.0     |                | 4.2 |                | -   |          | ns   |
| t <sub>PCIH</sub>                 | 0.0     |                | 0.0 |                | -   |          | ns   |
| t <sub>PCICO</sub>                | 2.0     | 6.0            | 2.0 | 7.5            | _   | -        | ns   |

| Table 37. EPF10K            | 30E Externa | I Bidirection | nal Timing P | arameters      | Notes (1), (2) |         |      |
|-----------------------------|-------------|---------------|--------------|----------------|----------------|---------|------|
| Symbol                      | -1 Spee     | ed Grade      | -2 Spee      | -2 Speed Grade |                | d Grade | Unit |
|                             | Min         | Max           | Min          | Max            | Min            | Max     |      |
| t <sub>INSUBIDIR</sub> (3)  | 2.8         |               | 3.9          |                | 5.2            |         | ns   |
| t <sub>INHBIDIR</sub> (3)   | 0.0         |               | 0.0          |                | 0.0            |         | ns   |
| t <sub>INSUBIDIR</sub> (4)  | 3.8         |               | 4.9          |                | -              |         | ns   |
| t <sub>INHBIDIR</sub> (4)   | 0.0         |               | 0.0          |                | -              |         | ns   |
| t <sub>OUTCOBIDIR</sub> (3) | 2.0         | 4.9           | 2.0          | 5.9            | 2.0            | 7.6     | ns   |
| t <sub>XZBIDIR</sub> (3)    |             | 6.1           |              | 7.5            |                | 9.7     | ns   |
| t <sub>ZXBIDIR</sub> (3)    |             | 6.1           |              | 7.5            |                | 9.7     | ns   |
| t <sub>OUTCOBIDIR</sub> (4) | 0.5         | 3.9           | 0.5          | 4.9            | -              | -       | ns   |
| t <sub>XZBIDIR</sub> (4)    |             | 5.1           |              | 6.5            |                | -       | ns   |
| t <sub>ZXBIDIR</sub> (4)    |             | 5.1           |              | 6.5            |                | -       | ns   |

## Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

## Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Symbol              | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |
|---------------------|---------|---------|---------|----------------|-----|---------|------|
|                     | Min     | Мах     | Min     | Мах            | Min | Max     |      |
| t <sub>LUT</sub>    |         | 0.6     |         | 0.9            |     | 1.3     | ns   |
| t <sub>CLUT</sub>   |         | 0.5     |         | 0.6            |     | 0.8     | ns   |
| t <sub>RLUT</sub>   |         | 0.7     |         | 0.8            |     | 1.1     | ns   |
| t <sub>PACKED</sub> |         | 0.4     |         | 0.5            |     | 0.6     | ns   |
| t <sub>EN</sub>     |         | 0.6     |         | 0.7            |     | 0.9     | ns   |
| t <sub>CICO</sub>   |         | 0.2     |         | 0.2            |     | 0.3     | ns   |
| t <sub>CGEN</sub>   |         | 0.5     |         | 0.5            |     | 0.8     | ns   |
| t <sub>CGENR</sub>  |         | 0.2     |         | 0.2            |     | 0.3     | ns   |
| t <sub>CASC</sub>   |         | 0.8     |         | 1.0            |     | 1.4     | ns   |
| t <sub>C</sub>      |         | 0.5     |         | 0.6            |     | 0.8     | ns   |
| t <sub>CO</sub>     |         | 0.7     |         | 0.7            |     | 0.9     | ns   |
| t <sub>COMB</sub>   |         | 0.5     |         | 0.6            |     | 0.8     | ns   |
| t <sub>SU</sub>     | 0.7     |         | 0.7     |                | 0.8 |         | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|------------------------|----------------|-----|----------------|-----|---------|---------|------|
|                        | Min            | Мах | Min            | Max | Min     | Max     |      |
| t <sub>EABAA</sub>     |                | 6.4 |                | 7.6 |         | 10.2    | ns   |
| t <sub>EABRCOMB</sub>  | 6.4            |     | 7.6            |     | 10.2    |         | ns   |
| t <sub>EABRCREG</sub>  | 4.4            |     | 5.1            |     | 7.0     |         | ns   |
| t <sub>EABWP</sub>     | 2.5            |     | 2.9            |     | 3.9     |         | ns   |
| t <sub>EABWCOMB</sub>  | 6.0            |     | 7.0            |     | 9.5     |         | ns   |
| t <sub>EABWCREG</sub>  | 6.8            |     | 7.8            |     | 10.6    |         | ns   |
| t <sub>EABDD</sub>     |                | 5.7 |                | 6.7 |         | 9.0     | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 0.9 |         | 1.3     | ns   |
| t <sub>EABDATASU</sub> | 1.5            |     | 1.7            |     | 2.3     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 1.3            |     | 1.4            |     | 2.0     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.5            |     | 1.7            |     | 2.3     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 3.0            |     | 3.6            |     | 4.8     |         | ns   |
| t <sub>EABWAH</sub>    | 0.5            |     | 0.5            |     | 0.8     |         | ns   |
| t <sub>EABWO</sub>     |                | 5.1 |                | 6.0 |         | 8.1     | ns   |

| Symbol                   | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|--------------------------|---------|---------|---------|----------|---------|---------|------|
|                          | Min     | Max     | Min     | Max      | Min     | Max     |      |
| t <sub>DIN2IOE</sub>     |         | 3.5     |         | 4.3      |         | 5.6     | ns   |
| t <sub>DIN2LE</sub>      |         | 2.1     |         | 2.5      |         | 3.4     | ns   |
| t <sub>DIN2DATA</sub>    |         | 2.2     |         | 2.4      |         | 3.1     | ns   |
| t <sub>DCLK2IOE</sub>    |         | 2.9     |         | 3.5      |         | 4.7     | ns   |
| t <sub>DCLK2LE</sub>     |         | 2.1     |         | 2.5      |         | 3.4     | ns   |
| t <sub>SAMELAB</sub>     |         | 0.1     |         | 0.1      |         | 0.2     | ns   |
| t <sub>SAMEROW</sub>     |         | 1.1     |         | 1.1      |         | 1.5     | ns   |
| t <sub>SAME</sub> COLUMN |         | 0.8     |         | 1.0      |         | 1.3     | ns   |
| t <sub>DIFFROW</sub>     |         | 1.9     |         | 2.1      |         | 2.8     | ns   |
| t <sub>TWOROWS</sub>     |         | 3.0     |         | 3.2      |         | 4.3     | ns   |
| t <sub>LEPERIPH</sub>    |         | 3.1     |         | 3.3      |         | 3.7     | ns   |
| t <sub>LABCARRY</sub>    |         | 0.1     |         | 0.1      |         | 0.2     | ns   |
| t <sub>LABCASC</sub>     |         | 0.3     |         | 0.3      |         | 0.5     | ns   |

| Symbol                 | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|---------|---------|----------------|-----|----------------|-----|------|
|                        | Min     | Max     | Min            | Max | Min            | Max |      |
| t <sub>EABWCOMB</sub>  | 5.9     |         | 7.7            |     | 10.3           |     | ns   |
| t <sub>EABWCREG</sub>  | 5.4     |         | 7.0            |     | 9.4            |     | ns   |
| t <sub>EABDD</sub>     |         | 3.4     |                | 4.5 |                | 5.9 | ns   |
| t <sub>EABDATACO</sub> |         | 0.5     |                | 0.7 |                | 0.8 | ns   |
| t <sub>EABDATASU</sub> | 0.8     |         | 1.0            |     | 1.4            |     | ns   |
| t <sub>EABDATAH</sub>  | 0.1     |         | 0.1            |     | 0.2            |     | ns   |
| t <sub>EABWESU</sub>   | 1.1     |         | 1.4            |     | 1.9            |     | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWDSU</sub>   | 1.0     |         | 1.3            |     | 1.7            |     | ns   |
| t <sub>EABWDH</sub>    | 0.2     |         | 0.2            |     | 0.3            |     | ns   |
| t <sub>EABWASU</sub>   | 4.1     |         | 5.2            |     | 6.8            |     | ns   |
| t <sub>EABWAH</sub>    | 0.0     |         | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWO</sub>     |         | 3.4     |                | 4.5 |                | 5.9 | ns   |

 Table 49. EPF10K100E Device Interconnect Timing Microparameters
 Note (1)

|                         |                |     | -              |     |                |     |      |
|-------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                         | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>DIN2IOE</sub>    |                | 3.1 |                | 3.6 |                | 4.4 | ns   |
| t <sub>DIN2LE</sub>     |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>DIN2DATA</sub>   |                | 1.6 |                | 1.8 |                | 2.0 | ns   |
| t <sub>DCLK2IOE</sub>   |                | 0.8 |                | 1.1 |                | 1.4 | ns   |
| t <sub>DCLK2LE</sub>    |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>SAMELAB</sub>    |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>SAMEROW</sub>    |                | 1.5 |                | 2.5 |                | 3.4 | ns   |
| t <sub>SAMECOLUMN</sub> |                | 0.4 |                | 1.0 |                | 1.6 | ns   |
| t <sub>DIFFROW</sub>    |                | 1.9 |                | 3.5 |                | 5.0 | ns   |
| t <sub>TWOROWS</sub>    |                | 3.4 |                | 6.0 |                | 8.4 | ns   |
| t <sub>LEPERIPH</sub>   |                | 4.3 |                | 5.4 |                | 6.5 | ns   |
| t <sub>LABCARRY</sub>   |                | 0.5 |                | 0.7 |                | 0.9 | ns   |
| t <sub>LABCASC</sub>    |                | 0.8 |                | 1.0 |                | 1.4 | ns   |

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10     | K130E Device   | e LE Timing | Microparan     | neters N | lote (1)       |     |      |
|---------------------|----------------|-------------|----------------|----------|----------------|-----|------|
| Symbol              | -1 Speed Grade |             | -2 Speed Grade |          | -3 Speed Grade |     | Unit |
|                     | Min            | Max         | Min            | Max      | Min            | Мах |      |
| t <sub>LUT</sub>    |                | 0.6         |                | 0.9      |                | 1.3 | ns   |
| t <sub>CLUT</sub>   |                | 0.6         |                | 0.8      |                | 1.0 | ns   |
| t <sub>RLUT</sub>   |                | 0.7         |                | 0.9      |                | 0.2 | ns   |
| t <sub>PACKED</sub> |                | 0.3         |                | 0.5      |                | 0.6 | ns   |
| t <sub>EN</sub>     |                | 0.2         |                | 0.3      |                | 0.4 | ns   |
| t <sub>CICO</sub>   |                | 0.1         |                | 0.1      |                | 0.2 | ns   |
| t <sub>CGEN</sub>   |                | 0.4         |                | 0.6      |                | 0.8 | ns   |
| t <sub>CGENR</sub>  |                | 0.1         |                | 0.1      |                | 0.2 | ns   |
| tCASC               |                | 0.6         |                | 0.9      |                | 1.2 | ns   |
| t <sub>C</sub>      |                | 0.3         |                | 0.5      |                | 0.6 | ns   |
| t <sub>CO</sub>     |                | 0.5         |                | 0.7      |                | 0.8 | ns   |
| t <sub>COMB</sub>   |                | 0.3         |                | 0.5      |                | 0.6 | ns   |
| t <sub>SU</sub>     | 0.5            |             | 0.7            |          | 0.8            |     | ns   |
| t <sub>H</sub>      | 0.6            |             | 0.7            |          | 1.0            |     | ns   |
| t <sub>PRE</sub>    |                | 0.9         |                | 1.2      |                | 1.6 | ns   |
| t <sub>CLR</sub>    |                | 0.9         |                | 1.2      |                | 1.6 | ns   |
| t <sub>CH</sub>     | 1.5            |             | 1.5            |          | 2.5            |     | ns   |
| t <sub>CL</sub>     | 1.5            |             | 1.5            |          | 2.5            |     | ns   |

 Table 53. EPF10K130E Device IOE Timing Microparameters
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOCO</sub>   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOCOMB</sub> |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOSU</sub>   | 1.0            |     | 1.2            |     | 1.6            |     | ns   |
| t <sub>IOH</sub>    | 0.9            |     | 0.9            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>OD1</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |
| t <sub>OD2</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |

| Symbol                 | -1 Spee | d Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|---------|---------|----------------|-----|----------------|-----|------|
|                        | Min     | Max     | Min            | Max | Min            | Мах |      |
| t <sub>EABWCOMB</sub>  | 6.7     |         | 8.1            |     | 10.7           |     | ns   |
| t <sub>EABWCREG</sub>  | 6.6     |         | 8.0            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>     |         | 4.0     |                | 5.1 |                | 6.7 | ns   |
| t <sub>EABDATACO</sub> |         | 0.8     |                | 1.0 |                | 1.3 | ns   |
| t <sub>EABDATASU</sub> | 1.3     |         | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>   | 0.9     |         | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABWEH</sub>    | 0.4     |         | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABWDSU</sub>   | 1.5     |         | 1.8            |     | 2.4            |     | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>   | 3.0     |         | 3.6            |     | 4.7            |     | ns   |
| t <sub>EABWAH</sub>    | 0.4     |         | 0.5            |     | 0.7            |     | ns   |
| t <sub>EABWO</sub>     |         | 3.4     |                | 4.4 |                | 5.8 | ns   |

 Table 63. EPF10K200E Device Interconnect Timing Microparameters
 Note (1)

| Symbol                  | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|-------------------------|---------|----------|----------------|-----|----------------|------|------|
|                         | Min     | Max      | Min            | Max | Min            | Max  |      |
| t <sub>DIN2IOE</sub>    |         | 4.2      |                | 4.6 |                | 5.7  | ns   |
| t <sub>DIN2LE</sub>     |         | 1.7      |                | 1.7 |                | 2.0  | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.9      |                | 2.1 |                | 3.0  | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.5      |                | 2.9 |                | 4.0  | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.7      |                | 1.7 |                | 2.0  | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1      |                | 0.1 |                | 0.2  | ns   |
| t <sub>SAMEROW</sub>    |         | 2.3      |                | 2.6 |                | 3.6  | ns   |
| t <sub>SAMECOLUMN</sub> |         | 2.5      |                | 2.7 |                | 4.1  | ns   |
| t <sub>DIFFROW</sub>    |         | 4.8      |                | 5.3 |                | 7.7  | ns   |
| t <sub>TWOROWS</sub>    |         | 7.1      |                | 7.9 |                | 11.3 | ns   |
| t <sub>LEPERIPH</sub>   |         | 7.0      |                | 7.6 |                | 9.0  | ns   |
| t <sub>LABCARRY</sub>   |         | 0.1      |                | 0.1 |                | 0.2  | ns   |
| t <sub>LABCASC</sub>    |         | 0.9      |                | 1.0 |                | 1.4  | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA2</sub>  |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>EABWE1</sub>    |                | 1.0 |                | 1.4 |                | 1.9 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0.0 |                | 0.0 |                | 0.0 |      |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.6 |                | 0.8 |      |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABSU</sub>     | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 1.1            |     | 1.5            |     |      |
| t <sub>AA</sub>        |                | 2.0 |                | 2.8 |                | 3.8 | ns   |
| t <sub>WP</sub>        | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.4            |     | 1.9            |     |      |
| t <sub>WDSU</sub>      | 0.5            |     | 0.7            |     | 0.9            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| twasu                  | 1.0            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>WAH</sub>       | 1.5            |     | 2.1            |     | 2.9            |     | ns   |
| t <sub>RASU</sub>      | 1.5            |     | 2.1            |     | 2.8            |     |      |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     |      |
| t <sub>WO</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>DD</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |

| Power<br>Consumption | The supply power (P) for FLEX 10KE devices can be calculated with the following equation:                                                                                                                                                                                                                                                                                                                             |         |  |  |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|
| oonoumption          | $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$                                                                                                                                                                                                                                                                                                                                        |         |  |  |  |  |  |
|                      | The I <sub>CCACTIVE</sub> value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The P <sub>IO</sub> value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in <i>Application Note 74 (Evaluating Power for Altera Devices)</i> . |         |  |  |  |  |  |
|                      | Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.                                                                                                                                                                                                                                           |         |  |  |  |  |  |
|                      | The $I_{CCACTIVE}$ value can be calculated with the following equation:                                                                                                                                                                                                                                                                                                                                               |         |  |  |  |  |  |
|                      | $I_{CCACTIVE} = K \times \mathbf{f}_{MAX} \times N \times \mathbf{tog}_{LC} \times \frac{\mu A}{MHz \times LE}$                                                                                                                                                                                                                                                                                                       |         |  |  |  |  |  |
|                      | Where:                                                                                                                                                                                                                                                                                                                                                                                                                |         |  |  |  |  |  |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                       |         |  |  |  |  |  |
|                      | Table 80 provides the constant (K) values for FLEX 10KE devices.                                                                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |
|                      | Table 80. FLEX 10KE K Constant Values                                                                                                                                                                                                                                                                                                                                                                                 |         |  |  |  |  |  |
|                      | Device                                                                                                                                                                                                                                                                                                                                                                                                                | K Value |  |  |  |  |  |
|                      | EPF10K30E                                                                                                                                                                                                                                                                                                                                                                                                             | 4.5     |  |  |  |  |  |
|                      | EPF10K50E 4.8                                                                                                                                                                                                                                                                                                                                                                                                         |         |  |  |  |  |  |
|                      | EPF10K50S                                                                                                                                                                                                                                                                                                                                                                                                             | 4.5     |  |  |  |  |  |
|                      | EPF10K100E                                                                                                                                                                                                                                                                                                                                                                                                            | 4.5     |  |  |  |  |  |
|                      | EPF10K130E                                                                                                                                                                                                                                                                                                                                                                                                            | 4.6     |  |  |  |  |  |
|                      | EPF10K200E                                                                                                                                                                                                                                                                                                                                                                                                            | 4.8     |  |  |  |  |  |

EPF10K200S

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

4.6