# E·XFL

# Intel - EPF10K50ETI144-2 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Betans                         |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 360                                                         |
| Number of Logic Elements/Cells | 2880                                                        |
| Total RAM Bits                 | 40960                                                       |
| Number of I/O                  | 102                                                         |
| Number of Gates                | 199000                                                      |
| Voltage - Supply               | 2.3V ~ 2.7V                                                 |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 85°C (TA)                                           |
| Package / Case                 | 144-LQFP                                                    |
| Supplier Device Package        | 144-TQFP (20x20)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50eti144-2 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800
- Flexible package options
  - Available in a variety of packages with 144 to 672 pins, including the innovative FineLine BGA<sup>™</sup> packages (see Tables 3 and 4)
  - SameFrame<sup>™</sup> pin-out compatibility between FLEX 10KA and FLEX 10KE devices across a range of device densities and pin counts
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

| Table 3. FLEX 10KE Package Options & I/O Pin Count     Notes (1), (2) |                 |                 |                         |                            |                |                            |                |                |                            |  |  |
|-----------------------------------------------------------------------|-----------------|-----------------|-------------------------|----------------------------|----------------|----------------------------|----------------|----------------|----------------------------|--|--|
| Device                                                                | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |  |
| EPF10K30E                                                             | 102             | 147             |                         | 176                        |                | 220                        |                |                | 220 (3)                    |  |  |
| EPF10K50E                                                             | 102             | 147             | 189                     | 191                        |                | 254                        |                |                | 254 (3)                    |  |  |
| EPF10K50S                                                             | 102             | 147             | 189                     | 191                        | 220            | 254                        |                |                | 254 (3)                    |  |  |
| EPF10K100E                                                            |                 | 147             | 189                     | 191                        | 274            | 338                        |                |                | 338 (3)                    |  |  |
| EPF10K130E                                                            |                 |                 | 186                     |                            | 274            | 369                        |                | 424            | 413                        |  |  |
| EPF10K200E                                                            |                 |                 |                         |                            |                |                            | 470            | 470            | 470                        |  |  |
| EPF10K200S                                                            |                 |                 | 182                     |                            | 274            | 369                        | 470            | 470            | 470                        |  |  |

#### Notes:

- (1) FLEX 10KE device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), pin-grid array (PGA), and ball-grid array (BGA) packages.
- (2) Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When planning device migration, use the I/O pins that are common to all devices.
- (3) This option is supported with a 484-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin, 484-pin, and 672-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

#### LE Operating Modes

The FLEX 10KE LE can operate in the following four modes:

- Normal mode
- Arithmetic mode
- Up/down counter mode
- Clearable counter mode

Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance.

The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs.



# Figure 13. FLEX 10KE LAB Connections to Row & Column Interconnect

Column-to-IOE Connections

When an IOE is used as an input, it can drive up to two separate column channels. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the column channels. Two IOEs connect to each side of the column channels. Each IOE can be driven by column channels via a multiplexer. The set of column channels is different for each IOE (see Figure 17).



The values for m and n are provided in Table 11.



## Table 11 lists the FLEX 10KE column-to-IOE interconnect resources.

| Table 11. FLEX 10KE Column-to-IOE Interconnect Resources |                         |                             |  |  |  |  |  |  |
|----------------------------------------------------------|-------------------------|-----------------------------|--|--|--|--|--|--|
| Device                                                   | Channels per Column (n) | Column Channels per Pin (m) |  |  |  |  |  |  |
| EPF10K30E                                                | 24                      | 16                          |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                   | 24                      | 16                          |  |  |  |  |  |  |
| EPF10K100E                                               | 24                      | 16                          |  |  |  |  |  |  |
| EPF10K130E                                               | 32                      | 24                          |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                 | 48                      | 40                          |  |  |  |  |  |  |

# ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

#### Figure 19. Specifications for Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



| Symbol                | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| t <sub>R</sub>        | Input rise time                                                               |                      |     |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                               |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>   | Input duty cycle                                                              |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)       |                      | 25  |     | 75         | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)       |                      | 16  |     | 37.5       | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)                 |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                       | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| toutduty              | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |

#### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The t<sub>ITTER</sub> specification is measured under long-term observation. The maximum value for t<sub>ITTER</sub> is 200 ps if t<sub>INCLKSTB</sub> is lower than 50 ps.

# I/O Configuration

This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for FLEX 10KE devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{CCIO}$  to a different voltage than  $V_{CCINT}$ . Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).

| Table 17. 32-Bit IDCODE for FLEX 10KE Devices     Note (1) |                     |                                                                   |             |   |  |  |  |  |  |  |
|------------------------------------------------------------|---------------------|-------------------------------------------------------------------|-------------|---|--|--|--|--|--|--|
| Device                                                     | IDCODE (32 Bits)    |                                                                   |             |   |  |  |  |  |  |  |
|                                                            | Version<br>(4 Bits) | Part Number (16 Bits)Manufacturer's1 (1 Bit)Identity (11 Bits)(2) |             |   |  |  |  |  |  |  |
| EPF10K30E                                                  | 0001                | 0001 0000 0011 0000                                               | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                     | 0001                | 0001 0000 0101 0000                                               | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K100E                                                 | 0010                | 0000 0001 0000 0000                                               | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K130E                                                 | 0001                | 0000 0001 0011 0000                                               | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                   | 0001                | 0000 0010 0000 0000                                               | 00001101110 | 1 |  |  |  |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 25. FLEX 10KE Device LE Timing Model





Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model



| Symbol                  | Symbol Parameter                                                                                                     |     |  |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--|
| t <sub>DIN2IOE</sub>    | DIN2IOE Delay from dedicated input pin to IOE control input                                                          |     |  |  |  |  |  |
| t <sub>DIN2LE</sub>     | Delay from dedicated input pin to LE or EAB control input                                                            | (7) |  |  |  |  |  |
| t <sub>DCLK2IOE</sub>   | Delay from dedicated clock pin to IOE clock                                                                          | (7) |  |  |  |  |  |
| t <sub>DCLK2LE</sub>    | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7) |  |  |  |  |  |
| t <sub>DIN2DATA</sub>   | Delay from dedicated input or clock to LE or EAB data (7)                                                            |     |  |  |  |  |  |
| t <sub>SAMELAB</sub>    | Routing delay for an LE driving another LE in the same LAB                                                           |     |  |  |  |  |  |
| t <sub>SAMEROW</sub>    | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7) |  |  |  |  |  |
| t <sub>SAMECOLUMN</sub> | Routing delay for an LE driving an IOE in the same column                                                            | (7) |  |  |  |  |  |
| t <sub>DIFFROW</sub>    | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7) |  |  |  |  |  |
| t <sub>TWOROWS</sub>    | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7) |  |  |  |  |  |
| t <sub>LEPERIPH</sub>   | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7) |  |  |  |  |  |
| t <sub>LABCARRY</sub>   | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |     |  |  |  |  |  |
| t <sub>LABCASC</sub>    | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |     |  |  |  |  |  |

| Table 29. External Timing Parameters |                                                                                                |            |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |  |  |  |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |  |  |  |  |
| t <sub>outco</sub>                   | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |  |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |  |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |  |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |  |  |  |  |

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, or the EAB macroparameters in Tables 26 and 27.

EAB Asynchronous Read WE \_ a0 a2 Address a1 a3 – t<sub>EABAA</sub>t<sub>EABRCCOMB</sub> Data-Out d0 d3 d1 d2 **EAB Asynchronous Write** WE  $t_{EABWP}$ ► t<sub>EABWDH</sub> t<sub>EABWDSU</sub> ×. din0 din1 Data-In t<sub>EABWASU</sub> t<sub>EABWAH</sub> t<sub>EABWCCOMB</sub> Address a0 a1 a2  $t_{EABDD}$ Data-Out din0 din1 dout2

#### Figure 29. EAB Asynchronous Timing Waveforms

| Symbol                 | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|---------|---------|----------|---------|---------|------|
|                        | Min     | Max     | Min     | Max      | Min     | Max     |      |
| t <sub>EABAA</sub>     |         | 6.4     |         | 7.6      |         | 8.8     | ns   |
| t <sub>EABRCOMB</sub>  | 6.4     |         | 7.6     |          | 8.8     |         | ns   |
| t <sub>EABRCREG</sub>  | 4.4     |         | 5.1     |          | 6.0     |         | ns   |
| t <sub>EABWP</sub>     | 2.5     |         | 2.9     |          | 3.3     |         | ns   |
| t <sub>EABWCOMB</sub>  | 6.0     |         | 7.0     |          | 8.0     |         | ns   |
| t <sub>EABWCREG</sub>  | 6.8     |         | 7.8     |          | 9.0     |         | ns   |
| t <sub>EABDD</sub>     |         | 5.7     |         | 6.7      |         | 7.7     | ns   |
| t <sub>EABDATACO</sub> |         | 0.8     |         | 0.9      |         | 1.1     | ns   |
| t <sub>EABDATASU</sub> | 1.5     |         | 1.7     |          | 2.0     |         | ns   |
| t <sub>EABDATAH</sub>  | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWESU</sub>   | 1.3     |         | 1.4     |          | 1.7     |         | ns   |
| t <sub>EABWEH</sub>    | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWDSU</sub>   | 1.5     |         | 1.7     |          | 2.0     |         | ns   |
| t <sub>EABWDH</sub>    | 0.0     |         | 0.0     |          | 0.0     |         | ns   |
| t <sub>EABWASU</sub>   | 3.0     |         | 3.6     |          | 4.3     |         | ns   |
| t <sub>EABWAH</sub>    | 0.5     |         | 0.5     |          | 0.4     |         | ns   |
| t <sub>EABWO</sub>     |         | 5.1     |         | 6.0      |         | 6.8     | ns   |

| Symbol                 | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|----------|---------|----------|---------|---------|------|
|                        | Min     | Max      | Min     | Max      | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>EABDATA1</sub>  |         | 0.0      |         | 0.0      |         | 0.0     | ns   |
| t <sub>EABWE1</sub>    |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>EABWE2</sub>    |         | 0.3      |         | 0.4      |         | 0.5     | ns   |
| t <sub>EABRE1</sub>    |         | 0.3      |         | 0.4      |         | 0.5     | ns   |
| t <sub>EABRE2</sub>    |         | 0.0      |         | 0.0      |         | 0.0     | ns   |
| t <sub>EABCLK</sub>    |         | 0.0      |         | 0.0      |         | 0.0     | ns   |
| t <sub>EABCO</sub>     |         | 0.3      |         | 0.4      |         | 0.5     | ns   |
| t <sub>EABBYPASS</sub> |         | 0.1      |         | 0.1      |         | 0.2     | ns   |
| t <sub>EABSU</sub>     | 0.8     |          | 1.0     |          | 1.4     |         | ns   |
| t <sub>EABH</sub>      | 0.1     |          | 0.1     |          | 0.2     |         | ns   |
| t <sub>EABCLR</sub>    | 0.3     |          | 0.4     |          | 0.5     |         | ns   |
| t <sub>AA</sub>        |         | 4.0      |         | 5.1      |         | 6.6     | ns   |
| t <sub>WP</sub>        | 2.7     |          | 3.5     |          | 4.7     |         | ns   |
| t <sub>RP</sub>        | 1.0     |          | 1.3     |          | 1.7     |         | ns   |
| t <sub>WDSU</sub>      | 1.0     |          | 1.3     |          | 1.7     |         | ns   |
| t <sub>WDH</sub>       | 0.2     |          | 0.2     |          | 0.3     |         | ns   |
| t <sub>WASU</sub>      | 1.6     |          | 2.1     |          | 2.8     |         | ns   |
| t <sub>WAH</sub>       | 1.6     |          | 2.1     |          | 2.8     |         | ns   |
| t <sub>RASU</sub>      | 3.0     |          | 3.9     |          | 5.2     |         | ns   |
| t <sub>RAH</sub>       | 0.1     |          | 0.1     |          | 0.2     |         | ns   |
| t <sub>WO</sub>        |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>DD</sub>        |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>EABOUT</sub>    |         | 0.2      |         | 0.3      |         | 0.3     | ns   |
| t <sub>EABCH</sub>     | 1.5     |          | 2.0     |          | 2.5     |         | ns   |
| t <sub>EABCL</sub>     | 2.7     |          | 3.5     |          | 4.7     |         | ns   |

Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of

| 2) | Note | (1)   |
|----|------|-------|
| -/ |      | V . V |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.9 |                | 7.6 |                | 9.9 | ns   |
| t <sub>EABRCOMB</sub> | 5.9            |     | 7.6            |     | 9.9            |     | ns   |
| t <sub>EABRCREG</sub> | 5.1            |     | 6.5            |     | 8.5            |     | ns   |
| t <sub>EABWP</sub>    | 2.7            |     | 3.5            |     | 4.7            |     | ns   |

| Table 54. EPF10K130E Device EAB Internal Microparameters (Part 2 of 2)       Note (1) |                                              |     |      |     |     |     |    |  |
|---------------------------------------------------------------------------------------|----------------------------------------------|-----|------|-----|-----|-----|----|--|
| Symbol                                                                                | -1 Speed Grade -2 Speed Grade -3 Speed Grade |     | Unit |     |     |     |    |  |
|                                                                                       | Min                                          | Max | Min  | Max | Min | Max |    |  |
| t <sub>DD</sub>                                                                       |                                              | 1.5 |      | 2.0 |     | 2.6 | ns |  |
| t <sub>EABOUT</sub>                                                                   |                                              | 0.2 |      | 0.3 |     | 0.3 | ns |  |
| t <sub>EABCH</sub>                                                                    | 1.5                                          |     | 2.0  |     | 2.5 |     | ns |  |
| t <sub>EABCL</sub>                                                                    | 2.7                                          |     | 3.5  |     | 4.7 |     | ns |  |

| Table 55. EPF10K130E Device EAB Internal Timing Macroparameters       Note (1) |                |     |                |     |                |     |      |
|--------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                         | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>                                                             |                | 5.9 |                | 7.5 |                | 9.9 | ns   |
| t <sub>EABRCOMB</sub>                                                          | 5.9            |     | 7.5            |     | 9.9            |     | ns   |
| t <sub>EABRCREG</sub>                                                          | 5.1            |     | 6.4            |     | 8.5            |     | ns   |
| t <sub>EABWP</sub>                                                             | 2.7            |     | 3.5            |     | 4.7            |     | ns   |
| t <sub>EABWCOMB</sub>                                                          | 5.9            |     | 7.7            |     | 10.3           |     | ns   |
| t <sub>EABWCREG</sub>                                                          | 5.4            |     | 7.0            |     | 9.4            |     | ns   |
| t <sub>EABDD</sub>                                                             |                | 3.4 |                | 4.5 |                | 5.9 | ns   |
| t <sub>EABDATACO</sub>                                                         |                | 0.5 |                | 0.7 |                | 0.8 | ns   |
| t <sub>EABDATASU</sub>                                                         | 0.8            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>EABDATAH</sub>                                                          | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>EABWESU</sub>                                                           | 1.1            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>EABWEH</sub>                                                            | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWDSU</sub>                                                           | 1.0            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>EABWDH</sub>                                                            | 0.2            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>EABWASU</sub>                                                           | 4.1            |     | 5.1            |     | 6.8            |     | ns   |
| t <sub>EABWAH</sub>                                                            | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWO</sub>                                                             |                | 3.4 |                | 4.5 |                | 5.9 | ns   |

| Symbol             | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|--------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                    | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>CGENR</sub> |                | 0.1 |                | 0.1 |                | 0.1 | ns   |
| t <sub>CASC</sub>  |                | 0.5 |                | 0.8 |                | 1.0 | ns   |
| t <sub>C</sub>     |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>CO</sub>    |                | 0.6 |                | 0.6 |                | 0.7 | ns   |
| t <sub>COMB</sub>  |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>SU</sub>    | 0.5            |     | 0.6            |     | 0.7            |     | ns   |
| t <sub>H</sub>     | 0.5            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>PRE</sub>   |                | 0.4 |                | 0.5 |                | 0.7 | ns   |
| t <sub>CLR</sub>   |                | 0.8 |                | 1.0 |                | 1.2 | ns   |
| t <sub>CH</sub>    | 2.0            |     | 2.5            |     | 3.0            |     | ns   |
| t <sub>CL</sub>    | 2.0            |     | 2.5            |     | 3.0            |     | ns   |

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.3 |                | 1.3 |                | 1.9 | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.4 |                | 0.4 | ns   |
| t <sub>IOCO</sub>   |                | 1.7 |                | 2.1 |                | 2.6 | ns   |
| t <sub>IOCOMB</sub> |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>IOSU</sub>   | 0.8            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>IOH</sub>    | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.2 |                | 0.2 |                | 0.4 | ns   |
| t <sub>OD1</sub>    |                | 1.2 |                | 1.2 |                | 1.9 | ns   |
| t <sub>OD2</sub>    |                | 0.7 |                | 0.8 |                | 1.7 | ns   |
| t <sub>OD3</sub>    |                | 2.7 |                | 3.0 |                | 4.3 | ns   |
| t <sub>XZ</sub>     |                | 4.7 |                | 5.7 |                | 7.5 | ns   |
| t <sub>ZX1</sub>    |                | 4.7 |                | 5.7 |                | 7.5 | ns   |
| t <sub>ZX2</sub>    |                | 4.2 |                | 5.3 |                | 7.3 | ns   |
| t <sub>ZX3</sub>    |                | 6.2 |                | 7.5 |                | 9.9 | ns   |
| t <sub>INREG</sub>  |                | 3.5 |                | 4.2 |                | 5.6 | ns   |
| t <sub>IOFD</sub>   |                | 1.1 |                | 1.3 |                | 1.8 | ns   |
| t <sub>INCOMB</sub> |                | 1.1 |                | 1.3 |                | 1.8 | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA2</sub>  |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>EABWE1</sub>    |                | 1.0 |                | 1.4 |                | 1.9 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0.0 |                | 0.0 |                | 0.0 |      |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.6 |                | 0.8 |      |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABSU</sub>     | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 1.1            |     | 1.5            |     |      |
| t <sub>AA</sub>        |                | 2.0 |                | 2.8 |                | 3.8 | ns   |
| t <sub>WP</sub>        | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.4            |     | 1.9            |     |      |
| t <sub>WDSU</sub>      | 0.5            |     | 0.7            |     | 0.9            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WASU</sub>      | 1.0            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>WAH</sub>       | 1.5            |     | 2.1            |     | 2.9            |     | ns   |
| t <sub>RASU</sub>      | 1.5            |     | 2.1            |     | 2.8            |     |      |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     |      |
| t <sub>WO</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>DD</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 1.5            |     | 2.0            |     | 2.5            | İ   | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>     |                | 3.9 |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub>  | 3.9            |     | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub>  | 3.6            |     | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>     | 2.1            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>EABWCOMB</sub>  | 4.8            |     | 8.1            |     | 10.7           |     | ns   |
| t <sub>EABWCREG</sub>  | 5.4            |     | 8.0            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>     |                | 3.8 |                | 5.1 |                | 6.7 | ns   |
| t <sub>EABDATACO</sub> |                | 0.8 |                | 1.0 |                | 1.3 | ns   |
| t <sub>EABDATASU</sub> | 1.1            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>  | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>   | 0.7            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABWEH</sub>    | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABWDSU</sub>   | 1.2            |     | 1.8            |     | 2.4            |     | ns   |
| t <sub>EABWDH</sub>    | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>   | 1.9            |     | 3.6            |     | 4.7            |     | ns   |
| t <sub>EABWAH</sub>    | 0.8            |     | 0.5            |     | 0.7            |     | ns   |
| t <sub>EABWO</sub>     |                | 3.1 |                | 4.4 |                | 5.8 | ns   |

| Symbol                   | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|--------------------------|----------------|-----|----------------|------|----------------|------|------|
|                          | Min            | Мах | Min            | Мах  | Min            | Max  |      |
| t <sub>DIN2IOE</sub>     |                | 4.4 |                | 4.8  |                | 5.5  | ns   |
| t <sub>DIN2LE</sub>      |                | 0.6 |                | 0.6  |                | 0.9  | ns   |
| t <sub>DIN2DATA</sub>    |                | 1.8 |                | 2.1  |                | 2.8  | ns   |
| t <sub>DCLK2IOE</sub>    |                | 1.7 |                | 2.0  |                | 2.8  | ns   |
| t <sub>DCLK2LE</sub>     |                | 0.6 |                | 0.6  |                | 0.9  | ns   |
| t <sub>SAMELAB</sub>     |                | 0.1 |                | 0.1  |                | 0.2  | ns   |
| t <sub>SAMEROW</sub>     |                | 3.0 |                | 4.6  |                | 5.7  | ns   |
| t <sub>SAME</sub> COLUMN |                | 3.5 |                | 4.9  |                | 6.4  | ns   |
| t <sub>DIFFROW</sub>     |                | 6.5 |                | 9.5  |                | 12.1 | ns   |
| t <sub>TWOROWS</sub>     |                | 9.5 |                | 14.1 |                | 17.8 | ns   |
| t <sub>LEPERIPH</sub>    |                | 5.5 |                | 6.2  |                | 7.2  | ns   |
| t <sub>LABCARRY</sub>    |                | 0.3 |                | 0.1  |                | 0.2  | ns   |

| Power<br>Consumption | The supply power (P) for FLEX 10KE devices can be calculated with the following equation:                                                                                                                                                                                                                                                                                                                             |         |  |  |  |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|--|
| oonoumption          | $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTIVE}) \times V_{CC} + P_{IO}$                                                                                                                                                                                                                                                                                                                                        |         |  |  |  |  |  |  |
|                      | The I <sub>CCACTIVE</sub> value depends on the switching frequency and the application logic. This value is calculated based on the amount of current that each LE typically consumes. The P <sub>IO</sub> value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in <i>Application Note 74 (Evaluating Power for Altera Devices)</i> . |         |  |  |  |  |  |  |
|                      | Compared to the rest of the device, the embedded array consumes a negligible amount of power. Therefore, the embedded array can be ignored when calculating supply current.                                                                                                                                                                                                                                           |         |  |  |  |  |  |  |
|                      | The $I_{CCACTIVE}$ value can be calculated with the following equation:                                                                                                                                                                                                                                                                                                                                               |         |  |  |  |  |  |  |
|                      | $I_{CCACTIVE} = K \times \mathbf{f}_{MAX} \times N \times \mathbf{tog}_{LC} \times \frac{\mu A}{MHz \times LE}$                                                                                                                                                                                                                                                                                                       |         |  |  |  |  |  |  |
|                      | Where:                                                                                                                                                                                                                                                                                                                                                                                                                |         |  |  |  |  |  |  |
|                      | <ul> <li>f<sub>MAX</sub> = Maximum operating frequency in MHz</li> <li>N = Total number of LEs used in the device</li> <li>tog<sub>LC</sub> = Average percent of LEs toggling at each clock (typically 12.5%)</li> <li>K = Constant</li> </ul>                                                                                                                                                                        |         |  |  |  |  |  |  |
|                      | Table 80 provides the constant (K) values for FLEX 10KE devices.                                                                                                                                                                                                                                                                                                                                                      |         |  |  |  |  |  |  |
|                      | Table 80. FLEX 10KE K Constant Values                                                                                                                                                                                                                                                                                                                                                                                 |         |  |  |  |  |  |  |
|                      | Device                                                                                                                                                                                                                                                                                                                                                                                                                | K Value |  |  |  |  |  |  |
|                      | EPF10K30E                                                                                                                                                                                                                                                                                                                                                                                                             | 4.5     |  |  |  |  |  |  |
|                      | EPF10K50E 4.8                                                                                                                                                                                                                                                                                                                                                                                                         |         |  |  |  |  |  |  |
|                      | EPF10K50S 4.5                                                                                                                                                                                                                                                                                                                                                                                                         |         |  |  |  |  |  |  |
|                      | EPF10K100E                                                                                                                                                                                                                                                                                                                                                                                                            | 4.5     |  |  |  |  |  |  |
|                      | EPF10K130E                                                                                                                                                                                                                                                                                                                                                                                                            | 4.6     |  |  |  |  |  |  |
|                      | EPF10K200E                                                                                                                                                                                                                                                                                                                                                                                                            | 4.8     |  |  |  |  |  |  |

EPF10K200S

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

4.6



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation



100