# E·XFL

# Intel - EPF10K50ETI144-2N Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 360                                                          |
| Number of Logic Elements/Cells | 2880                                                         |
| Total RAM Bits                 | 40960                                                        |
| Number of I/O                  | 102                                                          |
| Number of Gates                | 199000                                                       |
| Voltage - Supply               | 2.3V ~ 2.7V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | -40°C ~ 85°C (TA)                                            |
| Package / Case                 | 144-LQFP                                                     |
| Supplier Device Package        | 144-TQFP (20x20)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50eti144-2n |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. FLEX 10KE Device Features |                |            |                          |  |  |  |  |
|------------------------------------|----------------|------------|--------------------------|--|--|--|--|
| Feature                            | EPF10K100E (2) | EPF10K130E | EPF10K200E<br>EPF10K200S |  |  |  |  |
| Typical gates (1)                  | 100,000        | 130,000    | 200,000                  |  |  |  |  |
| Maximum system gates               | 257,000        | 342,000    | 513,000                  |  |  |  |  |
| Logic elements (LEs)               | 4,992          | 6,656      | 9,984                    |  |  |  |  |
| EABs                               | 12             | 16         | 24                       |  |  |  |  |
| Total RAM bits                     | 49,152         | 65,536     | 98,304                   |  |  |  |  |
| Maximum user I/O pins              | 338            | 413        | 470                      |  |  |  |  |

### Note to tables:

- (1) The embedded IEEE Std. 1149.1 JTAG circuitry adds up to 31,250 gates in addition to the listed typical or maximum system gates.
- (2) New EPF10K100B designs should use EPF10K100E devices.

# ...and More

- Fabricated on an advanced process and operate with a 2.5-V internal supply voltage
- In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port
- ClockLock<sup>™</sup> and ClockBoost<sup>™</sup> options for reduced clock \_ delay/skew and clock multiplication
- Built-in low-skew clock distribution trees
- 100% functional testing of all devices; test vectors or scan chains are not required
- Pull-up on I/O pins before and during configuration
- Flexible interconnect
  - FastTrack<sup>®</sup> Interconnect continuous routing structure for fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Tri-state emulation that implements internal tri-state buses
  - Up to six global clock signals and four global clear signals
  - Powerful I/O pins
    - Individual tri-state output enable control for each pin
    - Open-drain option on each I/O pin
    - Programmable output slew-rate control to reduce switching noise
    - Clamp to V<sub>CCIO</sub> user-selectable on a pin-by-pin basis
    - Supports hot-socketing

Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging.

Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and datatransformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device.

FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation.

FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device.

EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

# Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7).

### FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13).

### SameFrame Pin-Outs FLEX 10KE devices support the SameFrame pin-out feature for FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA packages such that the lower-ballcount packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPF10K30E device in a 256-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to lay out a board to take advantage of this migration (see Figure 18).





Printed Circuit Board Designed for 672-Pin FineLine BGA Package



 

 256-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)
 672-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

# ClockLock & ClockBoost Features

To support high-speed designs, FLEX 10KE devices offer optional ClockLock and ClockBoost circuitry containing a phase-locked loop (PLL) used to increase design speed and reduce resource usage. The ClockLock circuitry uses a synchronizing PLL that reduces the clock delay and skew within a device. This reduction minimizes clock-to-output and setup times while maintaining zero hold times. The ClockBoost circuitry, which provides a clock multiplier, allows the designer to enhance device area efficiency by resource sharing within the device. The ClockBoost feature allows the designer to distribute a low-speed clock and multiply that clock on-device. Combined, the ClockLock and ClockBoost features provide significant improvements in system performance and bandwidth.

All FLEX 10KE devices, except EPF10K50E and EPF10K200E devices, support ClockLock and ClockBoost circuitry. EPF10K50S and EPF10K200S devices support this circuitry. Devices that support Clock-Lock and ClockBoost circuitry are distinguished with an "X" suffix in the ordering code; for instance, the EPF10K200SFC672-1X device supports this circuit.

The ClockLock and ClockBoost features in FLEX 10KE devices are enabled through the Altera software. External devices are not required to use these features. The output of the ClockLock and ClockBoost circuits is not available at any of the device pins.

The ClockLock and ClockBoost circuitry locks onto the rising edge of the incoming clock. The circuit output can drive the clock inputs of registers only; the generated clock cannot be gated or inverted.

The dedicated clock pin (GCLK1) supplies the clock to the ClockLock and ClockBoost circuitry. When the dedicated clock pin is driving the ClockLock or ClockBoost circuitry, it cannot drive elsewhere in the device.

For designs that require both a multiplied and non-multiplied clock, the clock trace on the board can be connected to the GCLK1 pin. In the Altera software, the GCLK1 pin can feed both the ClockLock and ClockBoost circuitry in the FLEX 10KE device. However, when both circuits are used, the other clock pin cannot be used.

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10KE MultiVolt I/O Support                |              |              |       |      |              |     |  |
|----------------------------------------------------------|--------------|--------------|-------|------|--------------|-----|--|
| V <sub>CCI0</sub> (V) Input Signal (V) Output Signal (V) |              |              |       |      |              |     |  |
|                                                          | 2.5          | 3.3          | 5.0   | 2.5  | 3.3          | 5.0 |  |
| 2.5                                                      | ~            | ✓(1)         | ✓ (1) | ~    |              |     |  |
| 3.3                                                      | $\checkmark$ | $\checkmark$ | ✓ (1) | ✓(2) | $\checkmark$ | ~   |  |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

### Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>™</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15.

| Table 15. FLEX 10KE JTAG Instructions |                                                                                                                                                                                                                                        |  |  |  |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| JTAG Instruction                      | Description                                                                                                                                                                                                                            |  |  |  |  |  |
| SAMPLE/PRELOAD                        | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.                                                       |  |  |  |  |  |
| EXTEST                                | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                 |  |  |  |  |  |
| BYPASS                                | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                           |  |  |  |  |  |
| USERCODE                              | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                         |  |  |  |  |  |
| IDCODE                                | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                  |  |  |  |  |  |
| ICR Instructions                      | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File ( <b>.jam</b> ) or Jam Byte-Code File ( <b>.jbc</b> ) via an embedded processor. |  |  |  |  |  |

The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices.

| Table 16. FLEX 10KE Boundary-Scan Register Length |                               |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |  |
| EPF10K30E                                         | 690                           |  |  |  |  |  |
| EPF10K50E                                         | 798                           |  |  |  |  |  |
| EPF10K50S                                         |                               |  |  |  |  |  |
| EPF10K100E                                        | 1,050                         |  |  |  |  |  |
| EPF10K130E                                        | 1,308                         |  |  |  |  |  |
| EPF10K200E                                        | 1,446                         |  |  |  |  |  |
| EPF10K200S                                        |                               |  |  |  |  |  |

| Table 23. FLEX 10KE Device Capacitance     Note (14) |                                             |                                     |     |     |      |  |  |  |
|------------------------------------------------------|---------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|
| Symbol                                               | Parameter                                   | Conditions                          | Min | Max | Unit |  |  |  |
| CIN                                                  | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |
| CINCLK                                               | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |
| C <sub>OUT</sub>                                     | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before  $V_{CCINT}$  and  $V_{CCIO}$  are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21.
  (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS
- signals. Additionally, the input buffers are 3.3-V PCI compliant when  $V_{CCIO}$  and  $V_{CCINT}$  meet the relationship shown in Figure 22.
- (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than  $V_{CCIO}$  by an external source.
- (14) Capacitance is sample-tested only.





### Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1)

#### Note:

(1) These are transient (AC) currents.

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay (*t*<sub>CO</sub>)
- Interconnect delay (t<sub>SAMEROW</sub>)
- **LE** look-up table delay  $(t_{LUT})$
- **LE** register setup time  $(t_{SU})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.



Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model



| Table 24. LE Timing Microparameters (Part 2 of 2)       Note (1) |                                        |  |  |  |  |  |
|------------------------------------------------------------------|----------------------------------------|--|--|--|--|--|
| Symbol Parameter Condition                                       |                                        |  |  |  |  |  |
| t <sub>CLR</sub>                                                 | LE register clear delay                |  |  |  |  |  |
| t <sub>CH</sub>                                                  | Minimum clock high time from clock pin |  |  |  |  |  |
| t <sub>CL</sub>                                                  | Minimum clock low time from clock pin  |  |  |  |  |  |

| Table 25. IOE Timing Microparameters     Note (1) |                                                                                                                       |                |  |  |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|--|--|
| Symbol                                            | Parameter                                                                                                             | Conditions     |  |  |  |  |  |
| t <sub>IOD</sub>                                  | IOE data delay                                                                                                        |                |  |  |  |  |  |
| t <sub>IOC</sub>                                  | IOE register control signal delay                                                                                     |                |  |  |  |  |  |
| t <sub>IOCO</sub>                                 | IOE register clock-to-output delay                                                                                    |                |  |  |  |  |  |
| t <sub>IOCOMB</sub>                               | IOE combinatorial delay                                                                                               |                |  |  |  |  |  |
| t <sub>IOSU</sub>                                 | IOE register setup time for data and enable signals before clock; IOE register recovery time after asynchronous clear |                |  |  |  |  |  |
| t <sub>IOH</sub>                                  | IOE register hold time for data and enable signals after clock                                                        |                |  |  |  |  |  |
| t <sub>IOCLR</sub>                                | IOE register clear time                                                                                               |                |  |  |  |  |  |
| t <sub>OD1</sub>                                  | Output buffer and pad delay, slow slew rate = off, $V_{CCIO}$ = 3.3 V                                                 | C1 = 35 pF (2) |  |  |  |  |  |
| t <sub>OD2</sub>                                  | Output buffer and pad delay, slow slew rate = off, $V_{CCIO}$ = 2.5 V                                                 | C1 = 35 pF (3) |  |  |  |  |  |
| t <sub>OD3</sub>                                  | Output buffer and pad delay, slow slew rate = on                                                                      | C1 = 35 pF (4) |  |  |  |  |  |
| t <sub>XZ</sub>                                   | IOE output buffer disable delay                                                                                       |                |  |  |  |  |  |
| t <sub>ZX1</sub>                                  | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO}$ = 3.3 V                                              | C1 = 35 pF (2) |  |  |  |  |  |
| t <sub>ZX2</sub>                                  | IOE output buffer enable delay, slow slew rate = off, $V_{CCIO}$ = 2.5 V                                              | C1 = 35 pF (3) |  |  |  |  |  |
| t <sub>ZX3</sub>                                  | IOE output buffer enable delay, slow slew rate = on                                                                   | C1 = 35 pF (4) |  |  |  |  |  |
| t <sub>INREG</sub>                                | IOE input pad and buffer to IOE register delay                                                                        |                |  |  |  |  |  |
| t <sub>IOFD</sub>                                 | IOE register feedback delay                                                                                           |                |  |  |  |  |  |
| t <sub>INCOMB</sub>                               | IOE input pad and buffer to FastTrack Interconnect delay                                                              |                |  |  |  |  |  |

| Table 28. Interconnect Timing Microparameters     Note (1) |                                                                                                                      |            |  |  |  |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Symbol                                                     | Parameter                                                                                                            | Conditions |  |  |  |  |
| t <sub>DIN2IOE</sub>                                       | Delay from dedicated input pin to IOE control input                                                                  | (7)        |  |  |  |  |
| t <sub>DIN2LE</sub>                                        | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |  |  |  |  |
| t <sub>DCLK2IOE</sub>                                      | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |  |  |  |  |
| t <sub>DCLK2LE</sub>                                       | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |  |  |  |  |
| t <sub>DIN2DATA</sub>                                      | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |  |  |  |  |
| t <sub>SAMELAB</sub>                                       | Routing delay for an LE driving another LE in the same LAB                                                           |            |  |  |  |  |
| t <sub>SAMEROW</sub>                                       | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |  |  |  |  |
| t <sub>SAMECOLUMN</sub>                                    | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |  |  |  |  |
| t <sub>DIFFROW</sub>                                       | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |  |  |  |  |
| t <sub>TWOROWS</sub>                                       | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |  |  |  |  |
| t <sub>LEPERIPH</sub>                                      | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |  |  |  |  |
| t <sub>LABCARRY</sub>                                      | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |  |  |  |  |
| t <sub>LABCASC</sub>                                       | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |  |  |  |

| Table 29. External Timing Parameters |                                                                                                |            |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |  |  |  |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |  |  |  |  |
| tоитсо                               | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |  |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |  |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |  |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |  |  |  |  |

| Table 43. EPF10K50E External Timing Parameters     Notes (1), (2) |                |     |                |      |                |      |      |  |
|-------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|--|
| Symbol                                                            | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |
|                                                                   | Min            | Мах | Min            | Max  | Min            | Max  |      |  |
| t <sub>DRR</sub>                                                  |                | 8.5 |                | 10.0 |                | 13.5 | ns   |  |
| t <sub>INSU</sub>                                                 | 2.7            |     | 3.2            |      | 4.3            |      | ns   |  |
| t <sub>INH</sub>                                                  | 0.0            |     | 0.0            |      | 0.0            |      | ns   |  |
| t <sub>оитсо</sub>                                                | 2.0            | 4.5 | 2.0            | 5.2  | 2.0            | 7.3  | ns   |  |
| t <sub>PCISU</sub>                                                | 3.0            |     | 4.2            |      | -              |      | ns   |  |
| t <sub>PCIH</sub>                                                 | 0.0            |     | 0.0            |      | -              |      | ns   |  |
| t <sub>PCICO</sub>                                                | 2.0            | 6.0 | 2.0            | 7.7  | -              | -    | ns   |  |

 Table 44. EPF10K50E External Bidirectional Timing Parameters
 Notes (1), (2)

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|-------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                         | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>INSUBIDIR</sub>  | 2.7            |     | 3.2            |     | 4.3            |      | ns   |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 4.5 | 2.0            | 5.2 | 2.0            | 7.3  | ns   |
| t <sub>XZBIDIR</sub>    |                | 6.8 |                | 7.8 |                | 10.1 | ns   |
| tZXBIDIR                |                | 6.8 |                | 7.8 |                | 10.1 | ns   |

### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 45 through 51 show EPF10K100E device internal and external timing parameters.

| Table 45. EPF10K100E Device LE Timing Microparameters       Note (1) |                |     |                |     |                |     |      |  |
|----------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                               | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                      | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>LUT</sub>                                                     |                | 0.7 |                | 1.0 |                | 1.5 | ns   |  |
| t <sub>CLUT</sub>                                                    |                | 0.5 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>RLUT</sub>                                                    |                | 0.6 |                | 0.8 |                | 1.1 | ns   |  |
| t <sub>PACKED</sub>                                                  |                | 0.3 |                | 0.4 |                | 0.5 | ns   |  |
| t <sub>EN</sub>                                                      |                | 0.2 |                | 0.3 |                | 0.3 | ns   |  |
| t <sub>CICO</sub>                                                    |                | 0.1 |                | 0.1 |                | 0.2 | ns   |  |
| t <sub>CGEN</sub>                                                    |                | 0.4 |                | 0.5 |                | 0.7 | ns   |  |

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10K130E Device LE Timing Microparameters       Note (1) |         |         |         |                |     |          |      |
|----------------------------------------------------------------------|---------|---------|---------|----------------|-----|----------|------|
| Symbol                                                               | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|                                                                      | Min     | Max     | Min     | Мах            | Min | Мах      |      |
| t <sub>LUT</sub>                                                     |         | 0.6     |         | 0.9            |     | 1.3      | ns   |
| t <sub>CLUT</sub>                                                    |         | 0.6     |         | 0.8            |     | 1.0      | ns   |
| t <sub>RLUT</sub>                                                    |         | 0.7     |         | 0.9            |     | 0.2      | ns   |
| t <sub>PACKED</sub>                                                  |         | 0.3     |         | 0.5            |     | 0.6      | ns   |
| t <sub>EN</sub>                                                      |         | 0.2     |         | 0.3            |     | 0.4      | ns   |
| t <sub>CICO</sub>                                                    |         | 0.1     |         | 0.1            |     | 0.2      | ns   |
| t <sub>CGEN</sub>                                                    |         | 0.4     |         | 0.6            |     | 0.8      | ns   |
| t <sub>CGENR</sub>                                                   |         | 0.1     |         | 0.1            |     | 0.2      | ns   |
| t <sub>CASC</sub>                                                    |         | 0.6     |         | 0.9            |     | 1.2      | ns   |
| t <sub>C</sub>                                                       |         | 0.3     |         | 0.5            |     | 0.6      | ns   |
| t <sub>CO</sub>                                                      |         | 0.5     |         | 0.7            |     | 0.8      | ns   |
| t <sub>COMB</sub>                                                    |         | 0.3     |         | 0.5            |     | 0.6      | ns   |
| t <sub>SU</sub>                                                      | 0.5     |         | 0.7     |                | 0.8 |          | ns   |
| t <sub>H</sub>                                                       | 0.6     |         | 0.7     |                | 1.0 |          | ns   |
| t <sub>PRE</sub>                                                     |         | 0.9     |         | 1.2            |     | 1.6      | ns   |
| t <sub>CLR</sub>                                                     |         | 0.9     |         | 1.2            |     | 1.6      | ns   |
| t <sub>CH</sub>                                                      | 1.5     |         | 1.5     |                | 2.5 |          | ns   |
| t <sub>CL</sub>                                                      | 1.5     |         | 1.5     |                | 2.5 |          | ns   |

 Table 53. EPF10K130E Device IOE Timing Microparameters
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOCO</sub>   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOCOMB</sub> |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOSU</sub>   | 1.0            |     | 1.2            |     | 1.6            |     | ns   |
| t <sub>IOH</sub>    | 0.9            |     | 0.9            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>OD1</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |
| t <sub>OD2</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |

| Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 2 of 2)       Note (1) |                |     |                |     |                |     |      |
|----------------------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                                       | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                              | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABWCOMB</sub>                                                                        | 6.7            |     | 8.1            |     | 10.7           |     | ns   |
| t <sub>EABWCREG</sub>                                                                        | 6.6            |     | 8.0            |     | 10.6           |     | ns   |
| t <sub>EABDD</sub>                                                                           |                | 4.0 |                | 5.1 |                | 6.7 | ns   |
| t <sub>EABDATACO</sub>                                                                       |                | 0.8 |                | 1.0 |                | 1.3 | ns   |
| t <sub>EABDATASU</sub>                                                                       | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>EABDATAH</sub>                                                                        | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWESU</sub>                                                                         | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABWEH</sub>                                                                          | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABWDSU</sub>                                                                         | 1.5            |     | 1.8            |     | 2.4            |     | ns   |
| t <sub>EABWDH</sub>                                                                          | 0.0            |     | 0.0            |     | 0.0            |     | ns   |
| t <sub>EABWASU</sub>                                                                         | 3.0            |     | 3.6            |     | 4.7            |     | ns   |
| t <sub>EABWAH</sub>                                                                          | 0.4            |     | 0.5            |     | 0.7            |     | ns   |
| t <sub>EABWO</sub>                                                                           |                | 3.4 |                | 4.4 |                | 5.8 | ns   |

 Table 63. EPF10K200E Device Interconnect Timing Microparameters
 Note (1)

| Symbol                  | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |
|-------------------------|---------|----------------|-----|----------------|-----|----------|------|
|                         | Min     | Max            | Min | Max            | Min | Max      |      |
| t <sub>DIN2IOE</sub>    |         | 4.2            |     | 4.6            |     | 5.7      | ns   |
| t <sub>DIN2LE</sub>     |         | 1.7            |     | 1.7            |     | 2.0      | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.9            |     | 2.1            |     | 3.0      | ns   |
| t <sub>DCLK2IOE</sub>   |         | 2.5            |     | 2.9            |     | 4.0      | ns   |
| t <sub>DCLK2LE</sub>    |         | 1.7            |     | 1.7            |     | 2.0      | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1            |     | 0.1            |     | 0.2      | ns   |
| t <sub>SAMEROW</sub>    |         | 2.3            |     | 2.6            |     | 3.6      | ns   |
| t <sub>SAMECOLUMN</sub> |         | 2.5            |     | 2.7            |     | 4.1      | ns   |
| t <sub>DIFFROW</sub>    |         | 4.8            |     | 5.3            |     | 7.7      | ns   |
| t <sub>TWOROWS</sub>    |         | 7.1            |     | 7.9            |     | 11.3     | ns   |
| t <sub>LEPERIPH</sub>   |         | 7.0            |     | 7.6            |     | 9.0      | ns   |
| t <sub>LABCARRY</sub>   |         | 0.1            |     | 0.1            |     | 0.2      | ns   |
| t <sub>LABCASC</sub>    |         | 0.9            |     | 1.0            |     | 1.4      | ns   |

| Table 66. EPF10K50S Device LE Timing Microparameters (Part 2 of 2)       Note (1) |         |          |                |     |                |     |      |
|-----------------------------------------------------------------------------------|---------|----------|----------------|-----|----------------|-----|------|
| Symbol                                                                            | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                   | Min     | Max      | Min            | Max | Min            | Max |      |
| t <sub>CGENR</sub>                                                                |         | 0.1      |                | 0.1 |                | 0.1 | ns   |
| t <sub>CASC</sub>                                                                 |         | 0.5      |                | 0.8 |                | 1.0 | ns   |
| t <sub>C</sub>                                                                    |         | 0.5      |                | 0.6 |                | 0.8 | ns   |
| t <sub>CO</sub>                                                                   |         | 0.6      |                | 0.6 |                | 0.7 | ns   |
| t <sub>COMB</sub>                                                                 |         | 0.3      |                | 0.4 |                | 0.5 | ns   |
| t <sub>SU</sub>                                                                   | 0.5     |          | 0.6            |     | 0.7            |     | ns   |
| t <sub>H</sub>                                                                    | 0.5     |          | 0.6            |     | 0.8            |     | ns   |
| t <sub>PRE</sub>                                                                  |         | 0.4      |                | 0.5 |                | 0.7 | ns   |
| t <sub>CLR</sub>                                                                  |         | 0.8      |                | 1.0 |                | 1.2 | ns   |
| t <sub>CH</sub>                                                                   | 2.0     |          | 2.5            |     | 3.0            |     | ns   |
| t <sub>CL</sub>                                                                   | 2.0     |          | 2.5            |     | 3.0            |     | ns   |

| Table 67. EPF10K50S Device IOE Timing Microparameters     Note (1) |         |          |                |     |         |          |      |
|--------------------------------------------------------------------|---------|----------|----------------|-----|---------|----------|------|
| Symbol                                                             | -1 Spee | ed Grade | -2 Speed Grade |     | -3 Spee | ed Grade | Unit |
|                                                                    | Min     | Max      | Min            | Max | Min     | Max      |      |
| t <sub>IOD</sub>                                                   |         | 1.3      |                | 1.3 |         | 1.9      | ns   |
| t <sub>IOC</sub>                                                   |         | 0.3      |                | 0.4 |         | 0.4      | ns   |
| t <sub>IOCO</sub>                                                  |         | 1.7      |                | 2.1 |         | 2.6      | ns   |
| t <sub>IOCOMB</sub>                                                |         | 0.5      |                | 0.6 |         | 0.8      | ns   |
| t <sub>IOSU</sub>                                                  | 0.8     |          | 1.0            |     | 1.3     |          | ns   |
| t <sub>IOH</sub>                                                   | 0.4     |          | 0.5            |     | 0.6     |          | ns   |
| t <sub>IOCLR</sub>                                                 |         | 0.2      |                | 0.2 |         | 0.4      | ns   |
| t <sub>OD1</sub>                                                   |         | 1.2      |                | 1.2 |         | 1.9      | ns   |
| t <sub>OD2</sub>                                                   |         | 0.7      |                | 0.8 |         | 1.7      | ns   |
| t <sub>OD3</sub>                                                   |         | 2.7      |                | 3.0 |         | 4.3      | ns   |
| t <sub>XZ</sub>                                                    |         | 4.7      |                | 5.7 |         | 7.5      | ns   |
| t <sub>ZX1</sub>                                                   |         | 4.7      |                | 5.7 |         | 7.5      | ns   |
| t <sub>ZX2</sub>                                                   |         | 4.2      |                | 5.3 |         | 7.3      | ns   |
| t <sub>ZX3</sub>                                                   |         | 6.2      |                | 7.5 |         | 9.9      | ns   |
| t <sub>INREG</sub>                                                 |         | 3.5      |                | 4.2 |         | 5.6      | ns   |
| t <sub>IOFD</sub>                                                  |         | 1.1      |                | 1.3 |         | 1.8      | ns   |
| t <sub>INCOMB</sub>                                                |         | 1.1      |                | 1.3 |         | 1.8      | ns   |

| Table 74. EPF10K200S Device IOE Timing Microparameters (Part 2 of 2)       Note (1) |         |         |         |                |     |         |      |  |
|-------------------------------------------------------------------------------------|---------|---------|---------|----------------|-----|---------|------|--|
| Symbol                                                                              | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | d Grade | Unit |  |
|                                                                                     | Min     | Max     | Min     | Max            | Min | Max     |      |  |
| t <sub>ZX2</sub>                                                                    |         | 4.5     |         | 4.8            |     | 6.6     | ns   |  |
| t <sub>ZX3</sub>                                                                    |         | 6.6     |         | 7.6            |     | 10.1    | ns   |  |
| t <sub>INREG</sub>                                                                  |         | 3.7     |         | 5.7            |     | 7.7     | ns   |  |
| t <sub>IOFD</sub>                                                                   |         | 1.8     |         | 3.4            |     | 4.0     | ns   |  |
| t <sub>INCOMB</sub>                                                                 |         | 1.8     |         | 3.4            |     | 4.0     | ns   |  |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>EABDATA1</sub>  |                | 1.8 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABWE1</sub>    |                | 1.1 |                | 1.7 |                | 2.3 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0   |                | 0   |                | 0   | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABSU</sub>     | 0.7            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>AA</sub>        |                | 2.1 |                | 3.7 |                | 4.9 | ns   |
| t <sub>WP</sub>        | 2.1            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>RP</sub>        | 1.1            |     | 1.1            |     | 1.5            |     | ns   |
| tWDSU                  | 0.5            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| t <sub>WASU</sub>      | 1.1            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>WAH</sub>       | 1.6            |     | 2.5            |     | 3.3            |     | ns   |
| t <sub>RASU</sub>      | 1.6            |     | 2.6            |     | 3.5            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>DD</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 2.1            |     | 2.8            |     | 3.8            |     | ns   |

Altera Corporation

| Power<br>Consumption | The supply power (P) for FLEX 10KE devices can be calculated with the following equation:                                                                                                                                                                                 |                                                                                                                                                                        |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| oonoumption          | $P = P_{INT} + P_{IO} = (I_{CCSTANDBY} + I_{CCACTI})$                                                                                                                                                                                                                     | $_{\rm VE}$ ) $	imes$ V <sub>CC</sub> + P <sub>IO</sub>                                                                                                                |  |  |  |  |
|                      | The $I_{CCACTIVE}$ value depends on the sw<br>application logic. This value is calculated<br>that each LE typically consumes. The $P_{IC}$<br>device output load characteristics and so<br>calculated using the guidelines given in<br><i>Power for Altera Devices</i> ). | itching frequency and the<br>d based on the amount of current<br>o value, which depends on the<br>witching frequency, can be<br><i>Application Note 74 (Evaluating</i> |  |  |  |  |
|                      | Compared to the rest of the device, the energigible amount of power. Therefore, ignored when calculating supply current                                                                                                                                                   | embedded array consumes a<br>the embedded array can be<br>t.                                                                                                           |  |  |  |  |
|                      | The $I_{CCACTIVE}$ value can be calculated with the following equation:                                                                                                                                                                                                   |                                                                                                                                                                        |  |  |  |  |
|                      | $I_{CCACTIVE} = K \times f_{MAX} \times N \times tog_{LC} \times \frac{\mu A}{MHz \times LE}$                                                                                                                                                                             |                                                                                                                                                                        |  |  |  |  |
|                      | Where:                                                                                                                                                                                                                                                                    |                                                                                                                                                                        |  |  |  |  |
|                      | <ul> <li>f<sub>MAX</sub> = Maximum operating frequency in MHz</li> <li>N = Total number of LEs used in the device</li> <li>tog<sub>LC</sub> = Average percent of LEs toggling at each clock (typically 12.5%)</li> <li>K = Constant</li> </ul>                            |                                                                                                                                                                        |  |  |  |  |
|                      | Table 80 provides the constant (K) value                                                                                                                                                                                                                                  | S IOF FLEX TUKE devices.                                                                                                                                               |  |  |  |  |
|                      | Table 80. FLEX 10KE K Constant Values                                                                                                                                                                                                                                     |                                                                                                                                                                        |  |  |  |  |
|                      | Device                                                                                                                                                                                                                                                                    | K Value                                                                                                                                                                |  |  |  |  |
|                      | EPF10K30E                                                                                                                                                                                                                                                                 | 4.5                                                                                                                                                                    |  |  |  |  |
|                      | EPF10K50E                                                                                                                                                                                                                                                                 | 4.8                                                                                                                                                                    |  |  |  |  |
|                      | EPF10K50S                                                                                                                                                                                                                                                                 | 4.5                                                                                                                                                                    |  |  |  |  |
|                      | EPF10K100E                                                                                                                                                                                                                                                                | 4.5                                                                                                                                                                    |  |  |  |  |
|                      | EPF10K130E                                                                                                                                                                                                                                                                | 4.6                                                                                                                                                                    |  |  |  |  |
|                      | EPF10K200E                                                                                                                                                                                                                                                                | 4.8                                                                                                                                                                    |  |  |  |  |

EPF10K200S

This calculation provides an  $I_{CC}$  estimate based on typical conditions with no output load. The actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

4.6

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow FLEX 10KE devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 85 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor.

# **Programming Files**

Despite being function- and pin-compatible, FLEX 10KE devices are not programming- or configuration file-compatible with FLEX 10K or FLEX 10KA devices. A design therefore must be recompiled before it is transferred from a FLEX 10K or FLEX 10KA device to an equivalent FLEX 10KE device. This recompilation should be performed both to create a new programming or configuration file and to check design timing in FLEX 10KE devices, which has different timing characteristics than FLEX 10K or FLEX 10KA devices.

FLEX 10KE devices are generally pin-compatible with equivalent FLEX 10KA devices. In some cases, FLEX 10KE devices have fewer I/O pins than the equivalent FLEX 10KA devices. Table 81 shows which FLEX 10KE devices have fewer I/O pins than equivalent FLEX 10KA devices. However, power, ground, JTAG, and configuration pins are the same on FLEX 10KA and FLEX 10KE devices, enabling migration from a FLEX 10KA design to a FLEX 10KE design.