# E·XFL

# Intel - EPF10K50SFC484-1X Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Detuns                         |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 360                                                          |
| Number of Logic Elements/Cells | 2880                                                         |
| Total RAM Bits                 | 40960                                                        |
| Number of I/O                  | 220                                                          |
| Number of Gates                | 199000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 484-BBGA                                                     |
| Supplier Device Package        | 484-FBGA (23x23)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50sfc484-1x |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks, the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LE in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

# Logic Element

The LE, the smallest unit of logic in the FLEX 10KE architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous clock enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect routing structure (see Figure 8).



The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE.

The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions.

The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design.

# Carry Chain

The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains.

Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from oddnumbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB.

#### **Clearable Counter Mode**

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is AND ed with a synchronous clear signal.

# Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

# Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six modes chosen during design entry:

- Asynchronous clear
- Asynchronous preset
- Asynchronous clear and preset
- Asynchronous load with clear
- Asynchronous load with preset
- Asynchronous load without clear or preset

Figure 15. FLEX 10KE Bidirectional I/O Registers



#### Note:

(1) All FLEX 10KE devices (except the EPF10K50E and EPF10K200E devices) have a programmable input delay buffer on the input path.

#### **Altera Corporation**

When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Table 8. Peripheral Bus Sources for EPF10K30E, E | Table 8. Peripheral Bus Sources for EPF10K30E, EPF10K50E & EPF10K50S Devices |                        |  |  |  |  |  |  |
|--------------------------------------------------|------------------------------------------------------------------------------|------------------------|--|--|--|--|--|--|
| Peripheral<br>Control Signal                     | EPF10K30E                                                                    | EPF10K50E<br>EPF10K50S |  |  |  |  |  |  |
| OEO                                              | Row A                                                                        | Row A                  |  |  |  |  |  |  |
| OE1                                              | Row B                                                                        | Row B                  |  |  |  |  |  |  |
| OE2                                              | Row C                                                                        | Row D                  |  |  |  |  |  |  |
| OE3                                              | Row D                                                                        | Row F                  |  |  |  |  |  |  |
| OE4                                              | Row E                                                                        | Row H                  |  |  |  |  |  |  |
| OE5                                              | Row F                                                                        | Row J                  |  |  |  |  |  |  |
| CLKENA0/CLK0/GLOBAL0                             | Row A                                                                        | Row A                  |  |  |  |  |  |  |
| CLKENA1/OE6/GLOBAL1                              | Row B                                                                        | Row C                  |  |  |  |  |  |  |
| CLKENA2/CLR0                                     | Row C                                                                        | Row E                  |  |  |  |  |  |  |
| CLKENA3/OE7/GLOBAL2                              | Row D                                                                        | Row G                  |  |  |  |  |  |  |
| CLKENA4/CLR1                                     | Row E                                                                        | Row I                  |  |  |  |  |  |  |
| CLKENA5/CLK1/GLOBAL3                             | Row F                                                                        | Row J                  |  |  |  |  |  |  |

Г

Tables 12 and 13 summarize the ClockLock and ClockBoost parameters for -1 and -2 speed-grade devices, respectively.

| Symbol                | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| t <sub>R</sub>        | Input rise time                                                               |                      |     |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                               |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>   | Input duty cycle                                                              |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)       |                      | 25  |     | 180        | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)       |                      | 16  |     | 90         | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock $(3)$               |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                       | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| t <sub>OUTDUTY</sub>  | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10KE MultiVolt I/O Support |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |      |                      |              |              |  |  |  |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|----------------------|--------------|--------------|--|--|--|
| V <sub>CCIO</sub> (V)                     | In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | put Signal   | (V)  | Out                  | out Signal   | (V)          |  |  |  |
|                                           | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3.3          | 5.0  | 2.5                  | 3.3          | 5.0          |  |  |  |
| 2.5                                       | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ✓(1)         | ✓(1) | <ul> <li></li> </ul> |              |              |  |  |  |
| 3.3                                       | <ul> <li>Image: A set of the set of the</li></ul> | $\checkmark$ | ✓(1) | <b>√</b> (2)         | $\checkmark$ | $\checkmark$ |  |  |  |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

# Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user.

| Table 17. 32-Bit IDCODE for FLEX 10KE Devices       Note (1) |                     |                       |                                      |                         |  |  |  |  |  |  |
|--------------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|--|
| Device                                                       | IDCODE (32 Bits)    |                       |                                      |                         |  |  |  |  |  |  |
|                                                              | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |  |
| EPF10K30E                                                    | 0001                | 0001 0000 0011 0000   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                       | 0001                | 0001 0000 0101 0000   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPF10K100E                                                   | 0010                | 0000 0001 0000 0000   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPF10K130E                                                   | 0001                | 0000 0001 0011 0000   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                     | 0001                | 0000 0010 0000 0000   | 00001101110                          | 1                       |  |  |  |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification

Figure 20 shows the timing requirements for the JTAG signals.



Figure 20. FLEX 10KE JTAG Waveforms

# Table 18 shows the timing parameters and values for FLEX 10KE devices.

| Sumbol            | Parameter                                      | Min    | Max   | Unit |
|-------------------|------------------------------------------------|--------|-------|------|
| Symbol            | Parameter                                      | IVIIII | IVIAX | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100    |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50     |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50     |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20     |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45     |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |        | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |        | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |        | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20     |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45     |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |        | 35    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |        | 35    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |        | 35    | ns   |

| Table 23. FLEX 10KE Device CapacitanceNote (14) |                                             |                                     |     |     |      |  |  |  |  |
|-------------------------------------------------|---------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|
| Symbol                                          | Parameter                                   | Conditions                          | Min | Max | Unit |  |  |  |  |
| C <sub>IN</sub>                                 | Input capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |
| C <sub>INCLK</sub>                              | Input capacitance on<br>dedicated clock pin | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |
| C <sub>OUT</sub>                                | Output capacitance                          | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before  $V_{CCINT}$  and  $V_{CCIO}$  are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 2.5$  V, and  $V_{CCIO} = 2.5$  V or 3.3 V.
- (7) These values are specified under the FLEX 10KE Recommended Operating Conditions shown in Tables 20 and 21.
  (8) The FLEX 10KE input buffers are compatible with 2.5-V, 3.3-V (LVTTL and LVCMOS), and 5.0-V TTL and CMOS
- signals. Additionally, the input buffers are 3.3-V PCI compliant when  $V_{CCIO}$  and  $V_{CCINT}$  meet the relationship shown in Figure 22.
- (9) The I<sub>OH</sub> parameter refers to high-level TTL, PCI, or CMOS output current.
- (10) The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins as well as output pins.
- (11) This value is specified for normal device operation. The value may vary during power-up.
- (12) This parameter applies to -1 speed-grade commercial-temperature devices and -2 speed-grade-industrial temperature devices.
- (13) Pin pull-up resistance values will be lower if the pin is driven higher than  $V_{CCIO}$  by an external source.
- (14) Capacitance is sample-tested only.





#### Figure 23. Output Drive Characteristics of FLEX 10KE Devices Note (1)

#### Note:

(1) These are transient (AC) currents.

# **Timing Model**

The continuous, high-performance FastTrack Interconnect routing resources ensure predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and therefore have unpredictable performance.

Device performance can be estimated by following the signal path from a source, through the interconnect, to the destination. For example, the registered performance between two LEs on the same row can be calculated by adding the following parameters:

- LE register clock-to-output delay (*t*<sub>CO</sub>)
- Interconnect delay (t<sub>SAMEROW</sub>)
- **LE** look-up table delay  $(t_{LUT})$
- **LE** register setup time  $(t_{SU})$

The routing delay depends on the placement of the source and destination LEs. A more complex registered path may involve multiple combinatorial LEs between the source and destination LEs.

| Symbol                 | Parameter                                                              | Conditions |
|------------------------|------------------------------------------------------------------------|------------|
| t <sub>EABDATA1</sub>  | Data or address delay to EAB for combinatorial input                   |            |
| t <sub>EABDATA2</sub>  | Data or address delay to EAB for registered input                      |            |
| t <sub>EABWE1</sub>    | Write enable delay to EAB for combinatorial input                      |            |
| t <sub>EABWE2</sub>    | Write enable delay to EAB for registered input                         |            |
| t <sub>EABRE1</sub>    | Read enable delay to EAB for combinatorial input                       |            |
| t <sub>EABRE2</sub>    | Read enable delay to EAB for registered input                          |            |
| t <sub>EABCLK</sub>    | EAB register clock delay                                               |            |
| t <sub>EABCO</sub>     | EAB register clock-to-output delay                                     |            |
| t <sub>EABBYPASS</sub> | Bypass register delay                                                  |            |
| t <sub>EABSU</sub>     | EAB register setup time before clock                                   |            |
| t <sub>EABH</sub>      | EAB register hold time after clock                                     |            |
| t <sub>EABCLR</sub>    | EAB register asynchronous clear time to output delay                   |            |
| t <sub>AA</sub>        | Address access delay (including the read enable to output delay)       |            |
| t <sub>WP</sub>        | Write pulse width                                                      |            |
| t <sub>RP</sub>        | Read pulse width                                                       |            |
| t <sub>WDSU</sub>      | Data setup time before falling edge of write pulse                     | (5)        |
| t <sub>WDH</sub>       | Data hold time after falling edge of write pulse                       | (5)        |
| t <sub>WASU</sub>      | Address setup time before rising edge of write pulse                   | (5)        |
| t <sub>WAH</sub>       | Address hold time after falling edge of write pulse                    | (5)        |
| t <sub>RASU</sub>      | Address setup time with respect to the falling edge of the read enable |            |
| t <sub>RAH</sub>       | Address hold time with respect to the falling edge of the read enable  |            |
| t <sub>WO</sub>        | Write enable to data output valid delay                                |            |
| t <sub>DD</sub>        | Data-in to data-out valid delay                                        |            |
| t <sub>EABOUT</sub>    | Data-out delay                                                         |            |
| t <sub>EABCH</sub>     | Clock high time                                                        |            |
| t <sub>EABCL</sub>     | Clock low time                                                         |            |

Figure 30. EAB Synchronous Timing Waveforms



### EAB Synchronous Write (EAB Output Registers Used)



# Tables 31 through 37 show EPF10K30E device internal and external timing parameters.

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |                                              |     |                |     |      |     |    |  |  |  |
|-----------------------------------------------------------------------------------|----------------------------------------------|-----|----------------|-----|------|-----|----|--|--|--|
| Symbol                                                                            | -1 Speed Grade -2 Speed Grade -3 Speed Grade |     | Grade -2 Speed |     | Unit |     |    |  |  |  |
|                                                                                   | Min                                          | Max | Min            | Max | Min  | Max |    |  |  |  |
| t <sub>LUT</sub>                                                                  |                                              | 0.7 |                | 0.8 |      | 1.1 | ns |  |  |  |
| t <sub>CLUT</sub>                                                                 |                                              | 0.5 |                | 0.6 |      | 0.8 | ns |  |  |  |
| t <sub>RLUT</sub>                                                                 |                                              | 0.6 |                | 0.7 |      | 1.0 | ns |  |  |  |
| t <sub>PACKED</sub>                                                               |                                              | 0.3 |                | 0.4 |      | 0.5 | ns |  |  |  |
| t <sub>EN</sub>                                                                   |                                              | 0.6 |                | 0.8 |      | 1.0 | ns |  |  |  |
| t <sub>CICO</sub>                                                                 |                                              | 0.1 |                | 0.1 |      | 0.2 | ns |  |  |  |
| t <sub>CGEN</sub>                                                                 |                                              | 0.4 |                | 0.5 |      | 0.7 | ns |  |  |  |

| Symbol                 | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | ed Grade | Unit |  |
|------------------------|---------|---------|---------|---------|---------|----------|------|--|
|                        | Min     | Max     | Min     | Max     | Min     | Max      |      |  |
| t <sub>EABDATA1</sub>  |         | 1.7     |         | 2.0     |         | 2.3      | ns   |  |
| t <sub>EABDATA1</sub>  |         | 0.6     |         | 0.7     |         | 0.8      | ns   |  |
| t <sub>EABWE1</sub>    |         | 1.1     |         | 1.3     |         | 1.4      | ns   |  |
| t <sub>EABWE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |  |
| t <sub>EABRE1</sub>    |         | 0.8     |         | 0.9     |         | 1.0      | ns   |  |
| t <sub>EABRE2</sub>    |         | 0.4     |         | 0.4     |         | 0.5      | ns   |  |
| t <sub>EABCLK</sub>    |         | 0.0     |         | 0.0     |         | 0.0      | ns   |  |
| t <sub>EABCO</sub>     |         | 0.3     |         | 0.3     |         | 0.4      | ns   |  |
| t <sub>EABBYPASS</sub> |         | 0.5     |         | 0.6     |         | 0.7      | ns   |  |
| t <sub>EABSU</sub>     | 0.9     |         | 1.0     |         | 1.2     |          | ns   |  |
| t <sub>EABH</sub>      | 0.4     |         | 0.4     |         | 0.5     |          | ns   |  |
| t <sub>EABCLR</sub>    | 0.3     |         | 0.3     |         | 0.3     |          | ns   |  |
| t <sub>AA</sub>        |         | 3.2     |         | 3.8     |         | 4.4      | ns   |  |
| t <sub>WP</sub>        | 2.5     |         | 2.9     |         | 3.3     |          | ns   |  |
| t <sub>RP</sub>        | 0.9     |         | 1.1     |         | 1.2     |          | ns   |  |
| t <sub>WDSU</sub>      | 0.9     |         | 1.0     |         | 1.1     |          | ns   |  |
| t <sub>WDH</sub>       | 0.1     |         | 0.1     |         | 0.1     |          | ns   |  |
| t <sub>WASU</sub>      | 1.7     |         | 2.0     |         | 2.3     |          | ns   |  |
| t <sub>WAH</sub>       | 1.8     |         | 2.1     |         | 2.4     |          | ns   |  |
| t <sub>RASU</sub>      | 3.1     |         | 3.7     |         | 4.2     |          | ns   |  |
| t <sub>RAH</sub>       | 0.2     |         | 0.2     |         | 0.2     |          | ns   |  |
| t <sub>WO</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |  |
| t <sub>DD</sub>        |         | 2.5     |         | 2.9     |         | 3.3      | ns   |  |
| t <sub>EABOUT</sub>    |         | 0.5     |         | 0.6     |         | 0.7      | ns   |  |
| t <sub>EABCH</sub>     | 1.5     |         | 2.0     |         | 2.3     |          | ns   |  |
| t <sub>EABCL</sub>     | 2.5     |         | 2.9     |         | 3.3     |          | ns   |  |

| Table 43. EPF10    | K50E Externa | l Timing Pai   | rameters | Notes (1), (   | (2) |          |      |
|--------------------|--------------|----------------|----------|----------------|-----|----------|------|
| Symbol             | -1 Spee      | -1 Speed Grade |          | -2 Speed Grade |     | ed Grade | Unit |
|                    | Min          | Max            | Min      | Max            | Min | Max      |      |
| t <sub>DRR</sub>   |              | 8.5            |          | 10.0           |     | 13.5     | ns   |
| t <sub>INSU</sub>  | 2.7          |                | 3.2      |                | 4.3 |          | ns   |
| t <sub>INH</sub>   | 0.0          |                | 0.0      |                | 0.0 |          | ns   |
| t <sub>оитсо</sub> | 2.0          | 4.5            | 2.0      | 5.2            | 2.0 | 7.3      | ns   |
| t <sub>PCISU</sub> | 3.0          |                | 4.2      |                | -   |          | ns   |
| t <sub>PCIH</sub>  | 0.0          |                | 0.0      |                | -   |          | ns   |
| t <sub>PCICO</sub> | 2.0          | 6.0            | 2.0      | 7.7            | -   | -        | ns   |

 Table 44. EPF10K50E External Bidirectional Timing Parameters
 Notes (1), (2)

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|-------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                         | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>INSUBIDIR</sub>  | 2.7            |     | 3.2            |     | 4.3            |      | ns   |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0            |     | 0.0            |      | ns   |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 4.5 | 2.0            | 5.2 | 2.0            | 7.3  | ns   |
| t <sub>XZBIDIR</sub>    |                | 6.8 |                | 7.8 |                | 10.1 | ns   |
| t <sub>ZXBIDIR</sub>    |                | 6.8 |                | 7.8 |                | 10.1 | ns   |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 45 through 51 show EPF10K100E device internal and external timing parameters.

| Table 45. EPF10     | K100E Devic    | e LE Timing | Microparam     | eters No | te (1)         |     |      |
|---------------------|----------------|-------------|----------------|----------|----------------|-----|------|
| Symbol              | -1 Speed Grade |             | -2 Speed Grade |          | -3 Speed Grade |     | Unit |
|                     | Min            | Max         | Min            | Max      | Min            | Max |      |
| t <sub>LUT</sub>    |                | 0.7         |                | 1.0      |                | 1.5 | ns   |
| t <sub>CLUT</sub>   |                | 0.5         |                | 0.7      |                | 0.9 | ns   |
| t <sub>RLUT</sub>   |                | 0.6         |                | 0.8      |                | 1.1 | ns   |
| t <sub>PACKED</sub> |                | 0.3         |                | 0.4      |                | 0.5 | ns   |
| t <sub>EN</sub>     |                | 0.2         |                | 0.3      |                | 0.3 | ns   |
| t <sub>CICO</sub>   |                | 0.1         |                | 0.1      |                | 0.2 | ns   |
| t <sub>CGEN</sub>   |                | 0.4         |                | 0.5      |                | 0.7 | ns   |

| Table 54. EPF10K    | 130E Device    | e EAB Intern | al Micropara | ameters (Pa | art 2 of 2) | Note (1) |      |
|---------------------|----------------|--------------|--------------|-------------|-------------|----------|------|
| Symbol              | -1 Speed Grade |              | -2 Spee      | d Grade     | -3 Spee     | d Grade  | Unit |
|                     | Min            | Max          | Min          | Max         | Min         | Max      |      |
| t <sub>DD</sub>     |                | 1.5          |              | 2.0         |             | 2.6      | ns   |
| t <sub>EABOUT</sub> |                | 0.2          |              | 0.3         |             | 0.3      | ns   |
| t <sub>EABCH</sub>  | 1.5            |              | 2.0          |             | 2.5         |          | ns   |
| t <sub>EABCL</sub>  | 2.7            |              | 3.5          |             | 4.7         |          | ns   |

| Table 55. EPF10        | K130E Device   | e EAB Intern | al Timing M    | lacroparame | eters Note     | e (1) |      |
|------------------------|----------------|--------------|----------------|-------------|----------------|-------|------|
| Symbol                 | -1 Speed Grade |              | -2 Speed Grade |             | -3 Speed Grade |       | Unit |
|                        | Min            | Max          | Min            | Max         | Min            | Max   |      |
| t <sub>EABAA</sub>     |                | 5.9          |                | 7.5         |                | 9.9   | ns   |
| t <sub>EABRCOMB</sub>  | 5.9            |              | 7.5            |             | 9.9            |       | ns   |
| t <sub>EABRCREG</sub>  | 5.1            |              | 6.4            |             | 8.5            |       | ns   |
| t <sub>EABWP</sub>     | 2.7            |              | 3.5            |             | 4.7            |       | ns   |
| t <sub>EABWCOMB</sub>  | 5.9            |              | 7.7            |             | 10.3           |       | ns   |
| t <sub>EABWCREG</sub>  | 5.4            |              | 7.0            |             | 9.4            |       | ns   |
| t <sub>EABDD</sub>     |                | 3.4          |                | 4.5         |                | 5.9   | ns   |
| t <sub>EABDATACO</sub> |                | 0.5          |                | 0.7         |                | 0.8   | ns   |
| t <sub>EABDATASU</sub> | 0.8            |              | 1.0            |             | 1.4            |       | ns   |
| t <sub>EABDATAH</sub>  | 0.1            |              | 0.1            |             | 0.2            |       | ns   |
| t <sub>EABWESU</sub>   | 1.1            |              | 1.4            |             | 1.9            |       | ns   |
| t <sub>EABWEH</sub>    | 0.0            |              | 0.0            |             | 0.0            |       | ns   |
| t <sub>EABWDSU</sub>   | 1.0            |              | 1.3            |             | 1.7            |       | ns   |
| t <sub>EABWDH</sub>    | 0.2            |              | 0.2            |             | 0.3            |       | ns   |
| t <sub>EABWASU</sub>   | 4.1            |              | 5.1            |             | 6.8            |       | ns   |
| t <sub>EABWAH</sub>    | 0.0            |              | 0.0            |             | 0.0            |       | ns   |
| t <sub>EABWO</sub>     |                | 3.4          |                | 4.5         |                | 5.9   | ns   |

| Symbol                  | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |
|-------------------------|---------|---------|---------|----------|---------|----------|------|
|                         | Min     | Max     | Min     | Max      | Min     | Max      |      |
| t <sub>DIN2IOE</sub>    |         | 2.8     |         | 3.5      |         | 4.4      | ns   |
| t <sub>DIN2LE</sub>     |         | 0.7     |         | 1.2      |         | 1.6      | ns   |
| t <sub>DIN2DATA</sub>   |         | 1.6     |         | 1.9      |         | 2.2      | ns   |
| t <sub>DCLK2IOE</sub>   |         | 1.6     |         | 2.1      |         | 2.7      | ns   |
| t <sub>DCLK2LE</sub>    |         | 0.7     |         | 1.2      |         | 1.6      | ns   |
| t <sub>SAMELAB</sub>    |         | 0.1     |         | 0.2      |         | 0.2      | ns   |
| t <sub>SAMEROW</sub>    |         | 1.9     |         | 3.4      |         | 5.1      | ns   |
| t <sub>SAMECOLUMN</sub> |         | 0.9     |         | 2.6      |         | 4.4      | ns   |
| t <sub>DIFFROW</sub>    |         | 2.8     |         | 6.0      |         | 9.5      | ns   |
| t <sub>TWOROWS</sub>    |         | 4.7     |         | 9.4      |         | 14.6     | ns   |
| t <sub>LEPERIPH</sub>   |         | 3.1     |         | 4.7      |         | 6.9      | ns   |
| t <sub>LABCARRY</sub>   |         | 0.6     |         | 0.8      |         | 1.0      | ns   |
| t <sub>LABCASC</sub>    |         | 0.9     |         | 1.2      |         | 1.6      | ns   |

| Table 57. EPF10           | K130E Extern | al Timing Pa   | arameters | Notes (1),     | (2) |         |      |
|---------------------------|--------------|----------------|-----------|----------------|-----|---------|------|
| Symbol                    | -1 Spee      | -1 Speed Grade |           | -2 Speed Grade |     | d Grade | Unit |
|                           | Min          | Max            | Min       | Max            | Min | Max     |      |
| t <sub>DRR</sub>          |              | 9.0            |           | 12.0           |     | 16.0    | ns   |
| t <sub>INSU</sub> (3)     | 1.9          |                | 2.1       |                | 3.0 |         | ns   |
| t <sub>INH</sub> (3)      | 0.0          |                | 0.0       |                | 0.0 |         | ns   |
| <b>t</b> оитсо (3)        | 2.0          | 5.0            | 2.0       | 7.0            | 2.0 | 9.2     | ns   |
| t <sub>INSU</sub> (4)     | 0.9          |                | 1.1       |                | -   |         | ns   |
| t <sub>INH</sub> (4)      | 0.0          |                | 0.0       |                | -   |         | ns   |
| <b>t</b> оитсо <i>(4)</i> | 0.5          | 4.0            | 0.5       | 6.0            | -   | -       | ns   |
| t <sub>PCISU</sub>        | 3.0          |                | 6.2       |                | -   |         | ns   |
| t <sub>PCIH</sub>         | 0.0          |                | 0.0       |                | -   |         | ns   |
| t <sub>PCICO</sub>        | 2.0          | 6.0            | 2.0       | 6.9            | -   | -       | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABWE1</sub>    |                | 1.4 |                | 1.7 |                | 2.3 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0   |                | 0   |                | 0   | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>AA</sub>        |                | 3.1 |                | 3.7 |                | 4.9 | ns   |
| t <sub>WP</sub>        | 3.3            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>RP</sub>        | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDSU</sub>      | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| t <sub>WASU</sub>      | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>WAH</sub>       | 2.1            |     | 2.5            |     | 3.3            |     | ns   |
| t <sub>RASU</sub>      | 2.2            |     | 2.6            |     | 3.5            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>DD</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 3.3            |     | 4.0            |     | 5.3            | İ   | ns   |

Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2)

| Note | (1) |
|------|-----|
|      | (1) |

| Symbol                | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|-----------------------|---------|---------|---------|---------|---------|---------|------|
|                       | Min     | Max     | Min     | Max     | Min     | Max     |      |
| t <sub>EABAA</sub>    |         | 5.1     |         | 6.4     |         | 8.4     | ns   |
| t <sub>EABRCOMB</sub> | 5.1     |         | 6.4     |         | 8.4     |         | ns   |
| t <sub>EABRCREG</sub> | 4.8     |         | 5.7     |         | 7.6     |         | ns   |
| t <sub>EABWP</sub>    | 3.3     |         | 4.0     |         | 5.3     |         | ns   |

| Symbol              | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|---------------------|---------|----------|---------|----------|---------|---------|------|
|                     | Min     | Max      | Min     | Max      | Min     | Max     |      |
| t <sub>LUT</sub>    |         | 0.7      |         | 0.8      |         | 1.2     | ns   |
| t <sub>CLUT</sub>   |         | 0.4      |         | 0.5      |         | 0.6     | ns   |
| t <sub>RLUT</sub>   |         | 0.5      |         | 0.7      |         | 0.9     | ns   |
| t <sub>PACKED</sub> |         | 0.4      |         | 0.5      |         | 0.7     | ns   |
| t <sub>EN</sub>     |         | 0.6      |         | 0.5      |         | 0.6     | ns   |
| tcico               |         | 0.1      |         | 0.2      |         | 0.3     | ns   |
| t <sub>CGEN</sub>   |         | 0.3      |         | 0.4      |         | 0.6     | ns   |
| t <sub>CGENR</sub>  |         | 0.1      |         | 0.2      |         | 0.3     | ns   |
| t <sub>CASC</sub>   |         | 0.7      |         | 0.8      |         | 1.2     | ns   |
| t <sub>C</sub>      |         | 0.5      |         | 0.6      |         | 0.8     | ns   |
| <sup>t</sup> co     |         | 0.5      |         | 0.6      |         | 0.8     | ns   |
| tсомв               |         | 0.3      |         | 0.6      |         | 0.8     | ns   |
| t <sub>SU</sub>     | 0.4     |          | 0.6     |          | 0.7     |         | ns   |
| tн                  | 1.0     |          | 1.1     |          | 1.5     |         | ns   |
| t <sub>PRE</sub>    |         | 0.4      |         | 0.6      |         | 0.8     | ns   |
| t <sub>CLR</sub>    |         | 0.5      |         | 0.6      |         | 0.8     | ns   |
| <sup>t</sup> CH     | 2.0     |          | 2.5     |          | 3.0     |         | ns   |
| ĊL                  | 2.0     |          | 2.5     |          | 3.0     |         | ns   |

 Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2)
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | Unit |    |
|---------------------|----------------|-----|----------------|-----|---------|------|----|
|                     | Min            | Max | Min            | Max | Min     | Max  |    |
| t <sub>IOD</sub>    |                | 1.8 |                | 1.9 |         | 2.6  | ns |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.3 |         | 0.5  | ns |
| t <sub>IOCO</sub>   |                | 1.7 |                | 1.9 |         | 2.6  | ns |
| t <sub>IOCOMB</sub> |                | 0.5 |                | 0.6 |         | 0.8  | ns |
| t <sub>IOSU</sub>   | 0.8            |     | 0.9            |     | 1.2     |      | ns |
| t <sub>IOH</sub>    | 0.4            |     | 0.8            |     | 1.1     |      | ns |
| t <sub>IOCLR</sub>  |                | 0.2 |                | 0.2 |         | 0.3  | ns |
| t <sub>OD1</sub>    |                | 1.3 |                | 0.7 |         | 0.9  | ns |
| t <sub>OD2</sub>    |                | 0.8 |                | 0.2 |         | 0.4  | ns |
| t <sub>OD3</sub>    |                | 2.9 |                | 3.0 |         | 3.9  | ns |
| t <sub>XZ</sub>     |                | 5.0 |                | 5.3 |         | 7.1  | ns |
| t <sub>ZX1</sub>    |                | 5.0 |                | 5.3 |         | 7.1  | ns |



# Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 2 of 2)

# Configuration & Operation

The FLEX 10KE architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

# **Operating Modes**

The FLEX 10KE architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as  $V_{CC}$  rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10KE POR time does not exceed 50 µs.

When configuring with a configuration device, refer to the respective configuration device data sheet for POR timing information.