# E·XFI

# Altera - EPF10K50SQC208-2 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Active                                                        |
| Number of LABs/CLBs            | 360                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 147                                                           |
| Number of Gates                | -                                                             |
| Voltage - Supply               | 2.375V ~ 2.625V                                               |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 208-BFQFP                                                     |
| Supplier Device Package        | 208-PQFP (28x28)                                              |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epf10k50sqc208-2 |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Functional Description

Each FLEX 10KE device contains an enhanced embedded array to implement memory and specialized logic functions, and a logic array to implement general logic.

The embedded array consists of a series of EABs. When implementing memory functions, each EAB provides 4,096 bits, which can be used to create RAM, ROM, dual-port RAM, or first-in first-out (FIFO) functions. When implementing logic, each EAB can contribute 100 to 600 gates towards complex logic functions, such as multipliers, microcontrollers, state machines, and DSP functions. EABs can be used independently, or multiple EABs can be combined to implement larger functions.

The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a four-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—such as 8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic.

Signal interconnections within FLEX 10KE devices (as well as to and from device pins) are provided by the FastTrack Interconnect routing structure, which is a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect routing structure. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 0.9 ns and hold times of 0 ns. As outputs, these registers provide clock-to-output times as low as 3.0 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. The EAB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 3.



The FLEX 10KE EAB can be used in a single-port mode, which is useful for backward-compatibility with FLEX 10K designs (see Figure 4).



#### Figure 4. FLEX 10KE Device in Single-Port RAM Mode

#### Note:

(1) EPF10K30E, EPF10K50E, and EPF10K50S devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, EPF10K200E, and EPF10K200S devices have 104 EAB local interconnect channels.

EABs can be used to implement synchronous RAM, which is easier to use than asynchronous RAM. A circuit using asynchronous RAM must generate the RAM write enable signal, while ensuring that its data and address signals meet setup and hold time specifications relative to the write enable signal. In contrast, the EAB's synchronous RAM generates its own write enable signal and is self-timed with respect to the input or write clock. A circuit using the EAB's self-timed RAM must only meet the setup and hold time specifications of the global clock.

#### Cascade Chain

With the cascade chain, the FLEX 10KE architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. An a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EPF10K50E device, the cascade chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is 0.9 ns; the cascade chain delay is 0.6 ns. With the cascade chain, 2.7 ns are needed to decode a 16-bit address.



Figure 10. FLEX 10KE Cascade Chain Operation

Altera Corporation

Figure 15. FLEX 10KE Bidirectional I/O Registers



#### Note:

(1) All FLEX 10KE devices (except the EPF10K50E and EPF10K200E devices) have a programmable input delay buffer on the input path.

#### **Altera Corporation**

On all FLEX 10KE devices (except EPF10K50E and EPF10K200E devices), the input path from the I/O pad to the FastTrack Interconnect has a programmable delay element that can be used to guarantee a zero hold time. EPF10K50S and EPF10K200S devices also support this feature. Depending on the placement of the IOE relative to what it is driving, the designer may choose to turn on the programmable delay to ensure a zero hold time or turn it off to minimize setup time. This feature is used to reduce setup time for complex pin-to-register paths (e.g., PCI designs).

Each IOE selects the clock, clear, clock enable, and output enable controls from a network of I/O control signals called the peripheral control bus. The peripheral control bus uses high-speed drivers to minimize signal skew across the device and provides up to 12 peripheral control signals that can be allocated as follows:

- Up to eight output enable signals
- Up to six clock enable signals
- Up to two clock signals
- Up to two clear signals

If more than six clock enable or eight output enable signals are required, each IOE on the device can be controlled by clock enable and output enable signals driven by specific LEs. In addition to the two clock signals available on the peripheral control bus, each IOE can use one of two dedicated clock pins. Each peripheral control signal can be driven by any of the dedicated input pins or the first LE of each LAB in a particular row. In addition, a LE in a different row can drive a column interconnect, which causes a row interconnect to drive the peripheral control signal. The chipwide reset signal resets all IOE registers, overriding any other control signals.

When a dedicated clock pin drives IOE registers, it can be inverted for all IOEs in the device. All IOEs must use the same sense of the clock. For example, if any IOE uses the inverted clock, all IOEs must use the inverted clock and no IOE can use the non-inverted clock. However, LEs can still use the true or complement of the clock on a LAB-by-LAB basis.

The incoming signal may be inverted at the dedicated clock pin and will drive all IOEs. For the true and complement of a clock to be used to drive IOEs, drive it into both global clock pins. One global clock pin will supply the true, and the other will supply the complement.

When the true and complement of a dedicated input drives IOE clocks, two signals on the peripheral control bus are consumed, one for each sense of the clock.

# PCI Pull-Up Clamping Diode Option

FLEX 10KE devices have a pull-up clamping diode on every I/O, dedicated input, and dedicated clock pin. PCI clamping diodes clamp the signal to the  $V_{\rm CCIO}$  value and are required for 3.3-V PCI compliance. Clamping diodes can also be used to limit overshoot in other systems.

Clamping diodes are controlled on a pin-by-pin basis. When  $V_{CCIO}$  is 3.3 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V or 3.3-V signal, but not a 5.0-V signal. When  $V_{CCIO}$  is 2.5 V, a pin that has the clamping diode option turned on can be driven by a 2.5-V signal, but not a 3.3-V or 5.0-V signal. Additionally, a clamping diode can be activated for a subset of pins, which would allow a device to bridge between a 3.3-V PCI bus and a 5.0-V device.

# **Slew-Rate Control**

The output buffer in each IOE has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces system noise and adds a maximum delay of 4.3 ns. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate pin-by-pin or assign a default slew rate to all pins on a device-wide basis. The slow slew rate setting affects the falling edge of the output.

# **Open-Drain Output Option**

FLEX 10KE devices provide an optional open-drain output (electrically equivalent to open-collector output) for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

# MultiVolt I/O Interface

The FLEX 10KE device architecture supports the MultiVolt I/O interface feature, which allows FLEX 10KE devices in all packages to interface with systems of differing supply voltages. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 2.5-V power supply. With a 2.5-V V<sub>CCINT</sub> level, input voltages are compatible with 2.5-V, 3.3-V, and 5.0-V inputs. The VCCIO pins can be connected to either a 2.5-V or 3.3-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels higher than 3.0 V achieve a faster timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

| Table 14. FLEX 10KE MultiVolt I/O Support |                                    |              |      |                      |              |     |  |  |  |
|-------------------------------------------|------------------------------------|--------------|------|----------------------|--------------|-----|--|--|--|
| V <sub>CCIO</sub> (V)                     | Input Signal (V) Output Signal (V) |              |      |                      |              |     |  |  |  |
|                                           | 2.5                                | 3.3          | 5.0  | 2.5                  | 3.3          | 5.0 |  |  |  |
| 2.5                                       | $\checkmark$                       | ✓(1)         | ✓(1) | <ul> <li></li> </ul> |              |     |  |  |  |
| 3.3                                       | ~                                  | $\checkmark$ | ✓(1) | <b>√</b> (2)         | $\checkmark$ | ~   |  |  |  |

Table 14 summarizes FLEX 10KE MultiVolt I/O support.

#### Notes:

(1) The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{\rm CCIO}$ .

(2) When  $V_{CCIO}$  = 3.3 V, a FLEX 10KE device can drive a 2.5-V device that has 3.3-V tolerant inputs.

Open-drain output pins on FLEX 10KE devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a  $V_{\rm IH}$  of 3.5 V. When the open-drain pin is active, it will drive low. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The I<sub>OL</sub> current specification should be considered when selecting a pull-up resistor.

### Power Sequencing & Hot-Socketing

Because FLEX 10KE devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into FLEX 10KE devices before and during power up without damaging the device. Additionally, FLEX 10KE devices do not drive out during power up. Once operating conditions are reached, FLEX 10KE devices operate as specified by the user.

| Table 17. 32-Bit IDCODE for FLEX 10KE Devices       Note (1) |                     |                                                                          |             |   |  |  |  |  |  |  |
|--------------------------------------------------------------|---------------------|--------------------------------------------------------------------------|-------------|---|--|--|--|--|--|--|
| Device                                                       | IDCODE (32 Bits)    |                                                                          |             |   |  |  |  |  |  |  |
|                                                              | Version<br>(4 Bits) | Part Number (16 Bits)Manufacturer's<br>Identity (11 Bits)1 (1 Bit<br>(2) |             |   |  |  |  |  |  |  |
| EPF10K30E                                                    | 0001                | 0001 0000 0011 0000                                                      | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K50E<br>EPF10K50S                                       | 0001                | 0001 0000 0101 0000                                                      | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K100E                                                   | 0010                | 0000 0001 0000 0000                                                      | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K130E                                                   | 0001                | 0000 0001 0011 0000                                                      | 00001101110 | 1 |  |  |  |  |  |  |
| EPF10K200E<br>EPF10K200S                                     | 0001                | 0000 0010 0000 0000                                                      | 00001101110 | 1 |  |  |  |  |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

FLEX 10KE devices include weak pull-up resistors on the JTAG pins.



For more information, see the following documents:

- Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- Jam Programming & Test Language Specification



Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols.

| Symbol              | Parameter                                                                    | Condition |
|---------------------|------------------------------------------------------------------------------|-----------|
| t <sub>LUT</sub>    | LUT delay for data-in                                                        |           |
| t <sub>CLUT</sub>   | LUT delay for carry-in                                                       |           |
| t <sub>RLUT</sub>   | LUT delay for LE register feedback                                           |           |
| t <sub>PACKED</sub> | Data-in to packed register delay                                             |           |
| t <sub>EN</sub>     | LE register enable delay                                                     |           |
| t <sub>CICO</sub>   | Carry-in to carry-out delay                                                  |           |
| t <sub>CGEN</sub>   | Data-in to carry-out delay                                                   |           |
| t <sub>CGENR</sub>  | LE register feedback to carry-out delay                                      |           |
| t <sub>CASC</sub>   | Cascade-in to cascade-out delay                                              |           |
| t <sub>C</sub>      | LE register control signal delay                                             |           |
| t <sub>CO</sub>     | LE register clock-to-output delay                                            |           |
| t <sub>COMB</sub>   | Combinatorial delay                                                          |           |
| t <sub>SU</sub>     | LE register setup time for data and enable signals before clock; LE register |           |
|                     | recovery time after asynchronous clear, preset, or load                      |           |
| t <sub>H</sub>      | LE register hold time for data and enable signals after clock                |           |
| t <sub>PRE</sub>    | LE register preset delay                                                     |           |

## FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                  | Parameter                                                                                                            | Conditions |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| t <sub>DIN2IOE</sub>    | Delay from dedicated input pin to IOE control input                                                                  | (7)        |  |  |  |  |
| t <sub>DIN2LE</sub>     | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |  |  |  |  |
| t <sub>DCLK2IOE</sub>   | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |  |  |  |  |
| t <sub>DCLK2LE</sub>    | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |  |  |  |  |
| t <sub>DIN2DATA</sub>   | Delay from dedicated input or clock to LE or EAB data (7)                                                            |            |  |  |  |  |
| t <sub>SAMELAB</sub>    | Routing delay for an LE driving another LE in the same LAB                                                           |            |  |  |  |  |
| t <sub>SAMEROW</sub>    | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |  |  |  |  |
| t <sub>SAMECOLUMN</sub> | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |  |  |  |  |
| t <sub>DIFFROW</sub>    | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |  |  |  |  |
| t <sub>TWOROWS</sub>    | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |  |  |  |  |
| t <sub>LEPERIPH</sub>   | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |  |  |  |  |
| t <sub>LABCARRY</sub>   | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |  |  |  |  |
| t <sub>LABCASC</sub>    | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |  |  |  |

| Table 29. External Timing Parameters |                                                                                                |            |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|
| Symbol                               | Parameter                                                                                      | Conditions |  |  |  |  |  |
| t <sub>DRR</sub>                     | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (8)        |  |  |  |  |  |
| t <sub>INSU</sub>                    | Setup time with global clock at IOE register                                                   | (9)        |  |  |  |  |  |
| t <sub>INH</sub>                     | Hold time with global clock at IOE register                                                    | (9)        |  |  |  |  |  |
| t <sub>outco</sub>                   | Clock-to-output delay with global clock at IOE register                                        | (9)        |  |  |  |  |  |
| t <sub>PCISU</sub>                   | Setup time with global clock for registers used in PCI designs                                 | (9),(10)   |  |  |  |  |  |
| t <sub>PCIH</sub>                    | Hold time with global clock for registers used in PCI designs                                  | (9),(10)   |  |  |  |  |  |
| t <sub>PCICO</sub>                   | Clock-to-output delay with global clock for registers used in PCI designs                      | (9),(10)   |  |  |  |  |  |

Figure 30. EAB Synchronous Timing Waveforms



#### EAB Synchronous Write (EAB Output Registers Used)



# Tables 31 through 37 show EPF10K30E device internal and external timing parameters.

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |         |                |     |                |     |         |      |  |
|-----------------------------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|
| Symbol                                                                            | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | d Grade | Unit |  |
|                                                                                   | Min     | Max            | Min | Max            | Min | Max     |      |  |
| t <sub>LUT</sub>                                                                  |         | 0.7            |     | 0.8            |     | 1.1     | ns   |  |
| t <sub>CLUT</sub>                                                                 |         | 0.5            |     | 0.6            |     | 0.8     | ns   |  |
| t <sub>RLUT</sub>                                                                 |         | 0.6            |     | 0.7            |     | 1.0     | ns   |  |
| t <sub>PACKED</sub>                                                               |         | 0.3            |     | 0.4            |     | 0.5     | ns   |  |
| t <sub>EN</sub>                                                                   |         | 0.6            |     | 0.8            |     | 1.0     | ns   |  |
| t <sub>CICO</sub>                                                                 |         | 0.1            |     | 0.1            |     | 0.2     | ns   |  |
| t <sub>CGEN</sub>                                                                 |         | 0.4            |     | 0.5            |     | 0.7     | ns   |  |

| Table 37. EPF10K30E External Bidirectional Timing Parameters       Notes (1), (2) |                                              |     |                |     |                |     |                |  |      |
|-----------------------------------------------------------------------------------|----------------------------------------------|-----|----------------|-----|----------------|-----|----------------|--|------|
| Symbol                                                                            | -1 Speed Grade -2 Speed Grade -3 Speed Grade |     | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |  | Unit |
|                                                                                   | Min                                          | Max | Min            | Max | Min            | Max |                |  |      |
| t <sub>INSUBIDIR</sub> (3)                                                        | 2.8                                          |     | 3.9            |     | 5.2            |     | ns             |  |      |
| t <sub>INHBIDIR</sub> (3)                                                         | 0.0                                          |     | 0.0            |     | 0.0            |     | ns             |  |      |
| t <sub>INSUBIDIR</sub> (4)                                                        | 3.8                                          |     | 4.9            |     | -              |     | ns             |  |      |
| t <sub>INHBIDIR</sub> (4)                                                         | 0.0                                          |     | 0.0            |     | -              |     | ns             |  |      |
| t <sub>OUTCOBIDIR</sub> (3)                                                       | 2.0                                          | 4.9 | 2.0            | 5.9 | 2.0            | 7.6 | ns             |  |      |
| t <sub>XZBIDIR</sub> (3)                                                          |                                              | 6.1 |                | 7.5 |                | 9.7 | ns             |  |      |
| t <sub>ZXBIDIR</sub> (3)                                                          |                                              | 6.1 |                | 7.5 |                | 9.7 | ns             |  |      |
| t <sub>OUTCOBIDIR</sub> (4)                                                       | 0.5                                          | 3.9 | 0.5            | 4.9 | -              | -   | ns             |  |      |
| t <sub>XZBIDIR</sub> (4)                                                          |                                              | 5.1 |                | 6.5 |                | -   | ns             |  |      |
| t <sub>ZXBIDIR</sub> (4)                                                          |                                              | 5.1 |                | 6.5 |                | -   | ns             |  |      |

### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Symbol              | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |
|---------------------|---------|---------|---------|---------|---------|---------|------|
|                     | Min     | Мах     | Min     | Мах     | Min     | Max     |      |
| t <sub>LUT</sub>    |         | 0.6     |         | 0.9     |         | 1.3     | ns   |
| t <sub>CLUT</sub>   |         | 0.5     |         | 0.6     |         | 0.8     | ns   |
| t <sub>RLUT</sub>   |         | 0.7     |         | 0.8     |         | 1.1     | ns   |
| t <sub>PACKED</sub> |         | 0.4     |         | 0.5     |         | 0.6     | ns   |
| t <sub>EN</sub>     |         | 0.6     |         | 0.7     |         | 0.9     | ns   |
| t <sub>CICO</sub>   |         | 0.2     |         | 0.2     |         | 0.3     | ns   |
| t <sub>CGEN</sub>   |         | 0.5     |         | 0.5     |         | 0.8     | ns   |
| t <sub>CGENR</sub>  |         | 0.2     |         | 0.2     |         | 0.3     | ns   |
| t <sub>CASC</sub>   |         | 0.8     |         | 1.0     |         | 1.4     | ns   |
| t <sub>C</sub>      |         | 0.5     |         | 0.6     |         | 0.8     | ns   |
| t <sub>CO</sub>     |         | 0.7     |         | 0.7     |         | 0.9     | ns   |
| t <sub>COMB</sub>   |         | 0.5     |         | 0.6     |         | 0.8     | ns   |
| t <sub>SU</sub>     | 0.7     |         | 0.7     |         | 0.8     |         | ns   |

# FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                 | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|------------------------|---------|----------|---------|----------------|-----|----------|------|
|                        | Min     | Max      | Min     | Max            | Min | Max      |      |
| t <sub>EABDATA1</sub>  |         | 1.7      |         | 2.0            |     | 2.7      | ns   |
| t <sub>EABDATA1</sub>  |         | 0.6      |         | 0.7            |     | 0.9      | ns   |
| t <sub>EABWE1</sub>    |         | 1.1      |         | 1.3            |     | 1.8      | ns   |
| t <sub>EABWE2</sub>    |         | 0.4      |         | 0.4            |     | 0.6      | ns   |
| t <sub>EABRE1</sub>    |         | 0.8      |         | 0.9            |     | 1.2      | ns   |
| t <sub>EABRE2</sub>    |         | 0.4      |         | 0.4            |     | 0.6      | ns   |
| t <sub>EABCLK</sub>    |         | 0.0      |         | 0.0            |     | 0.0      | ns   |
| t <sub>EABCO</sub>     |         | 0.3      |         | 0.3            |     | 0.5      | ns   |
| t <sub>EABBYPASS</sub> |         | 0.5      |         | 0.6            |     | 0.8      | ns   |
| t <sub>EABSU</sub>     | 0.9     |          | 1.0     |                | 1.4 |          | ns   |
| t <sub>EABH</sub>      | 0.4     |          | 0.4     |                | 0.6 |          | ns   |
| t <sub>EABCLR</sub>    | 0.3     |          | 0.3     |                | 0.5 |          | ns   |
| t <sub>AA</sub>        |         | 3.2      |         | 3.8            |     | 5.1      | ns   |
| t <sub>WP</sub>        | 2.5     |          | 2.9     |                | 3.9 |          | ns   |
| t <sub>RP</sub>        | 0.9     |          | 1.1     |                | 1.5 |          | ns   |
| t <sub>WDSU</sub>      | 0.9     |          | 1.0     |                | 1.4 |          | ns   |
| t <sub>WDH</sub>       | 0.1     |          | 0.1     |                | 0.2 |          | ns   |
| t <sub>WASU</sub>      | 1.7     |          | 2.0     |                | 2.7 |          | ns   |
| t <sub>WAH</sub>       | 1.8     |          | 2.1     |                | 2.9 |          | ns   |
| t <sub>RASU</sub>      | 3.1     |          | 3.7     |                | 5.0 |          | ns   |
| t <sub>RAH</sub>       | 0.2     |          | 0.2     |                | 0.3 |          | ns   |
| t <sub>WO</sub>        |         | 2.5      |         | 2.9            |     | 3.9      | ns   |
| t <sub>DD</sub>        |         | 2.5      |         | 2.9            |     | 3.9      | ns   |
| t <sub>EABOUT</sub>    |         | 0.5      |         | 0.6            |     | 0.8      | ns   |
| t <sub>EABCH</sub>     | 1.5     |          | 2.0     |                | 2.5 |          | ns   |
| t <sub>EABCL</sub>     | 2.5     |          | 2.9     |                | 3.9 |          | ns   |

| Table 58. EPF10K            | 130E Extern | al Bidirectio | onal Timing | Parameters     | Notes ( | (1), (2) |      |
|-----------------------------|-------------|---------------|-------------|----------------|---------|----------|------|
| Symbol                      | -1 Spee     | ed Grade      | -2 Spee     | -2 Speed Grade |         | ed Grade | Unit |
|                             | Min         | Max           | Min         | Max            | Min     | Max      |      |
| t <sub>INSUBIDIR</sub> (3)  | 2.2         |               | 2.4         |                | 3.2     |          | ns   |
| t <sub>INHBIDIR</sub> (3)   | 0.0         |               | 0.0         |                | 0.0     |          | ns   |
| t <sub>INSUBIDIR</sub> (4)  | 2.8         |               | 3.0         |                | -       |          | ns   |
| t <sub>INHBIDIR</sub> (4)   | 0.0         |               | 0.0         |                | -       |          | ns   |
| t <sub>OUTCOBIDIR</sub> (3) | 2.0         | 5.0           | 2.0         | 7.0            | 2.0     | 9.2      | ns   |
| t <sub>XZBIDIR</sub> (3)    |             | 5.6           |             | 8.1            |         | 10.8     | ns   |
| t <sub>ZXBIDIR</sub> (3)    |             | 5.6           |             | 8.1            |         | 10.8     | ns   |
| t <sub>OUTCOBIDIR</sub> (4) | 0.5         | 4.0           | 0.5         | 6.0            | -       | -        | ns   |
| t <sub>XZBIDIR</sub> (4)    |             | 4.6           |             | 7.1            |         | -        | ns   |
| t <sub>ZXBIDIR</sub> (4)    |             | 4.6           |             | 7.1            |         | -        | ns   |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

# Tables 59 through 65 show EPF10K200E device internal and external timing parameters.

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|---------------------|----------------|-----|----------------|-----|---------|---------|------|
|                     | Min            | Мах | Min            | Max | Min     | Max     |      |
| t <sub>LUT</sub>    |                | 0.7 |                | 0.8 |         | 1.2     | ns   |
| t <sub>CLUT</sub>   |                | 0.4 |                | 0.5 |         | 0.6     | ns   |
| t <sub>RLUT</sub>   |                | 0.6 |                | 0.7 |         | 0.9     | ns   |
| t <sub>PACKED</sub> |                | 0.3 |                | 0.5 |         | 0.7     | ns   |
| t <sub>EN</sub>     |                | 0.4 |                | 0.5 |         | 0.6     | ns   |
| t <sub>CICO</sub>   |                | 0.2 |                | 0.2 |         | 0.3     | ns   |
| t <sub>CGEN</sub>   |                | 0.4 |                | 0.4 |         | 0.6     | ns   |
| t <sub>CGENR</sub>  |                | 0.2 |                | 0.2 |         | 0.3     | ns   |
| t <sub>CASC</sub>   |                | 0.7 |                | 0.8 |         | 1.2     | ns   |
| t <sub>C</sub>      |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| t <sub>CO</sub>     |                | 0.5 |                | 0.6 |         | 0.8     | ns   |
| tсомв               |                | 0.4 |                | 0.6 |         | 0.8     | ns   |
| t <sub>su</sub>     | 0.4            |     | 0.6            |     | 0.7     |         | ns   |

# FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol           | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                  | Min            | Max | Min            | Max | Min            | Мах |      |
| t <sub>H</sub>   | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>PRE</sub> |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>CLR</sub> |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>CH</sub>  | 2.0            |     | 2.5            |     | 3.0            |     | ns   |
| t <sub>CL</sub>  | 2.0            |     | 2.5            |     | 3.0            |     | ns   |

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|------|------|
|                     | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>IOD</sub>    |                | 1.6 |                | 1.9 |                | 2.6  | ns   |
| t <sub>IOC</sub>    |                | 0.3 |                | 0.3 |                | 0.5  | ns   |
| t <sub>IOCO</sub>   |                | 1.6 |                | 1.9 |                | 2.6  | ns   |
| t <sub>IOCOMB</sub> |                | 0.5 |                | 0.6 |                | 0.8  | ns   |
| t <sub>IOSU</sub>   | 0.8            |     | 0.9            |     | 1.2            |      | ns   |
| t <sub>IOH</sub>    | 0.7            |     | 0.8            |     | 1.1            |      | ns   |
| t <sub>IOCLR</sub>  |                | 0.2 |                | 0.2 |                | 0.3  | ns   |
| t <sub>OD1</sub>    |                | 0.6 |                | 0.7 |                | 0.9  | ns   |
| t <sub>OD2</sub>    |                | 0.1 |                | 0.2 |                | 0.7  | ns   |
| t <sub>OD3</sub>    |                | 2.5 |                | 3.0 |                | 3.9  | ns   |
| t <sub>XZ</sub>     |                | 4.4 |                | 5.3 |                | 7.1  | ns   |
| t <sub>ZX1</sub>    |                | 4.4 |                | 5.3 |                | 7.1  | ns   |
| t <sub>ZX2</sub>    |                | 3.9 |                | 4.8 |                | 6.9  | ns   |
| t <sub>ZX3</sub>    |                | 6.3 |                | 7.6 |                | 10.1 | ns   |
| t <sub>INREG</sub>  |                | 4.8 |                | 5.7 |                | 7.7  | ns   |
| t <sub>IOFD</sub>   |                | 1.5 |                | 1.8 |                | 2.4  | ns   |
| t <sub>INCOMB</sub> |                | 1.5 |                | 1.8 |                | 2.4  | ns   |

| Symbol             | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|--------------------|----------------|------|----------------|------|----------------|------|------|
|                    | Min            | Max  | Min            | Max  | Min            | Max  |      |
| t <sub>DRR</sub>   |                | 10.0 |                | 12.0 |                | 16.0 | ns   |
| t <sub>INSU</sub>  | 2.8            |      | 3.4            |      | 4.4            |      | ns   |
| t <sub>INH</sub>   | 0.0            |      | 0.0            |      | 0.0            |      | ns   |
| t <sub>оυтсо</sub> | 2.0            | 4.5  | 2.0            | 5.3  | 2.0            | 7.8  | ns   |
| t <sub>PCISU</sub> | 3.0            |      | 6.2            |      | -              |      | ns   |
| t <sub>PCIH</sub>  | 0.0            |      | 0.0            |      | -              |      | ns   |
| t <sub>PCICO</sub> | 2.0            | 6.0  | 2.0            | 8.9  | -              | -    | ns   |

Table 65. EPF10K200E External Bidirectional Timing Parameters Notes (1), (2)

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |
|-------------------------|----------------|-----|----------------|-----|----------------|------|------|--|
|                         | Min            | Max | Min            | Max | Min            | Max  |      |  |
| t <sub>INSUBIDIR</sub>  | 3.0            |     | 4.0            |     | 5.5            |      | ns   |  |
| t <sub>INHBIDIR</sub>   | 0.0            |     | 0.0            |     | 0.0            |      | ns   |  |
| t <sub>OUTCOBIDIR</sub> | 2.0            | 4.5 | 2.0            | 5.3 | 2.0            | 7.8  | ns   |  |
| t <sub>XZBIDIR</sub>    |                | 8.1 |                | 9.5 |                | 13.0 | ns   |  |
| t <sub>ZXBIDIR</sub>    |                | 8.1 |                | 9.5 |                | 13.0 | ns   |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

Tables 66 through 79 show EPF10K50S and EPF10K200S device external timing parameters.

| Table 66. EPF10K50S Device LE Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |     |                |     |      |
|-----------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                            | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                                   | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>LUT</sub>                                                                  |                | 0.6 |                | 0.8 |                | 1.1 | ns   |
| t <sub>CLUT</sub>                                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>RLUT</sub>                                                                 |                | 0.6 |                | 0.7 |                | 0.9 | ns   |
| t <sub>PACKED</sub>                                                               |                | 0.2 |                | 0.3 |                | 0.4 | ns   |
| t <sub>EN</sub>                                                                   |                | 0.6 |                | 0.7 |                | 0.9 | ns   |
| t <sub>CICO</sub>                                                                 |                | 0.1 |                | 0.1 |                | 0.1 | ns   |
| t <sub>CGEN</sub>                                                                 |                | 0.4 |                | 0.5 |                | 0.6 | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 2 of 2)       Note (1) |                |     |                |     |         |         |      |
|----------------------------------------------------------------------------------------------|----------------|-----|----------------|-----|---------|---------|------|
| Symbol                                                                                       | -1 Speed Grade |     | -2 Speed Grade |     | -3 Spee | d Grade | Unit |
|                                                                                              | Min            | Мах | Min            | Max | Min     | Max     |      |
| t <sub>LABCASC</sub>                                                                         |                | 0.5 |                | 1.0 |         | 1.4     | ns   |

 Table 78. EPF10K200S External Timing Parameters
 Note (1)

| Symbol                        | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|-------------------------------|----------------|-----|----------------|------|----------------|------|------|
|                               | Min            | Max | Min            | Max  | Min            | Max  |      |
| t <sub>DRR</sub>              |                | 9.0 |                | 12.0 |                | 16.0 | ns   |
| t <sub>INSU</sub> (2)         | 3.1            |     | 3.7            |      | 4.7            |      | ns   |
| t <sub>INH</sub> (2)          | 0.0            |     | 0.0            |      | 0.0            |      | ns   |
| t <sub>оитсо</sub> (2)        | 2.0            | 3.7 | 2.0            | 4.4  | 2.0            | 6.3  | ns   |
| t <sub>INSU</sub> (3)         | 2.1            |     | 2.7            |      | -              |      | ns   |
| t <sub>INH</sub> (3)          | 0.0            |     | 0.0            |      | -              |      | ns   |
| <b>t</b> оитсо <sup>(3)</sup> | 0.5            | 2.7 | 0.5            | 3.4  | -              | -    | ns   |
| t <sub>PCISU</sub>            | 3.0            |     | 4.2            |      | -              |      | ns   |
| t <sub>PCIH</sub>             | 0.0            |     | 0.0            |      | -              |      | ns   |
| t <sub>PCICO</sub>            | 2.0            | 6.0 | 2.0            | 8.9  | -              | _    | ns   |

Table 79. EPF10K200S External Bidirectional Timing Parameters Note (1) Symbol -1 Speed Grade -2 Speed Grade -3 Speed Grade Unit Min Max Min Max Min Max t<sub>INSUBIDIR</sub> (2) 2.3 3.4 4.4 ns 0.0 t<sub>INHBIDIR</sub> (2) 0.0 0.0 ns tINSUBIDIR (3) 3.3 4.4 \_ ns t<sub>INHBIDIR</sub> (3) 0.0 0.0 \_ ns toutcobidir (2) 2.0 3.7 2.0 4.4 2.0 6.3 ns t<sub>XZBIDIR</sub> (2) 6.9 7.6 9.2 ns t<sub>ZXBIDIR</sub> (2) 5.9 6.6 \_ ns toutcobidir (3) 0.5 2.7 0.5 3.4 \_ \_ ns t<sub>XZBIDIR</sub> (3) 6.9 7.6 9.2 ns t<sub>ZXBIDIR</sub> (3) 6.6 5.9 \_ ns

## Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(3) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

#### **Altera Corporation**

To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs.

Figure 31 shows the relationship between the current and operating frequency of FLEX 10KE devices.



Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 1 of 2)

| Device<br>Pin-Outs  | See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information.                                                      |  |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Revision<br>History | The information contained in the <i>FLEX 10KE Embedded Programmable Logic Data Sheet</i> version 2.5 supersedes information published in previous versions. |  |  |  |  |  |
|                     | Version 2.5                                                                                                                                                 |  |  |  |  |  |
|                     | The following changes were made to the <i>FLEX 10KE Embedded Programmable Logic Data Sheet</i> version 2.5:                                                 |  |  |  |  |  |
|                     | <ul> <li><i>Note (1)</i> added to Figure 23.</li> <li>Text added to "I/O Element" section on page 34.</li> <li>Updated Table 22.</li> </ul>                 |  |  |  |  |  |
|                     | Version 2.4                                                                                                                                                 |  |  |  |  |  |
|                     | The following changes were made to the FLEX 10KE Embedded                                                                                                   |  |  |  |  |  |

Programmable Logic Data Sheet version 2.4: updated text on page 34 and page 63.