# E·XFL

# Altera - EPF10K50SQC208-3N Datasheet



Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Product Status                 | Active                                                         |
|--------------------------------|----------------------------------------------------------------|
| Number of LABs/CLBs            | 360                                                            |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 147                                                            |
| Number of Gates                | -                                                              |
| Voltage - Supply               | 2.375V ~ 2.625V                                                |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                |
| Package / Case                 | 208-BFQFP                                                      |
| Supplier Device Package        | 208-PQFP (28x28)                                               |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epf10k50sqc208-3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 4. FLEX                                                                                    | ( 10KE Pa           | ckage Sizes     |                         |                            |                    |                            |                |                    |                            |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |
| Area (mm <sup>2</sup> )                                                                          | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6×30.6       | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |

# General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

When used as RAM, each EAB can be configured in any of the following sizes:  $256 \times 16$ ,  $512 \times 8$ ,  $1,024 \times 4$ , or  $2,048 \times 2$  (see Figure 5).



Larger blocks of RAM are created by combining multiple EABs. For example, two  $256 \times 16$  RAM blocks can be combined to form a  $256 \times 32$  block; two  $512 \times 8$  RAM blocks can be combined to form a  $512 \times 16$  block (see Figure 6).





If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. The Altera software automatically combines EABs to meet a designer's RAM specifications.

Figure 9 shows how an *n*-bit full adder can be implemented in n + 1 LEs with the carry chain. One portion of the LUT generates the sum of two bits using the input signals and the carry-in signal; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for an accumulator function. Another portion of the LUT and the carry chain logic generates the carry-out signal, which is routed directly to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it can be used as a general-purpose signal.



Figure 9. FLEX 10KE Carry Chain Operation (n-Bit Full Adder)

#### Cascade Chain

With the cascade chain, the FLEX 10KE architecture can implement functions that have a very wide fan-in. Adjacent LUTs can be used to compute portions of the function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via De Morgan's inversion) to connect the outputs of adjacent LEs. An a delay as low as 0.6 ns per LE, each additional LE provides four more inputs to the effective width of a function. Cascade chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry.

Cascade chains longer than eight bits are implemented automatically by linking several LABs together. For easier routing, a long cascade chain skips every other LAB in a row. A cascade chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB (e.g., the last LE of the first LAB in a row cascades to the first LE of the third LAB). The cascade chain does not cross the center of the row (e.g., in the EPF10K50E device, the cascade chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB). This break is due to the EAB's placement in the middle of the row.

Figure 10 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in. These examples show functions of 4n variables implemented with n LEs. The LE delay is 0.9 ns; the cascade chain delay is 0.6 ns. With the cascade chain, 2.7 ns are needed to decode a 16-bit address.



Figure 10. FLEX 10KE Cascade Chain Operation

Altera Corporation

#### Normal Mode

The normal mode is suitable for general logic applications and wide decoding functions that can take advantage of a cascade chain. In normal mode, four data inputs from the LAB local interconnect and the carry-in are inputs to a four-input LUT. The Altera Compiler automatically selects the carry-in or the DATA3 signal as one of the inputs to the LUT. The LUT output can be combined with the cascade-in signal to form a cascade chain through the cascade-out signal. Either the register or the LUT can be used to drive both the local interconnect and the FastTrack Interconnect routing structure at the same time.

The LUT and the register in the LE can be used independently (register packing). To support register packing, the LE has two outputs; one drives the local interconnect, and the other drives the FastTrack Interconnect routing structure. The DATA4 signal can drive the register directly, allowing the LUT to compute a function that is independent of the registered signal; a three-input function can be computed in the LUT, and a fourth independent signal can be registered. Alternatively, a four-input function can be generated, and one of the inputs to this function can be used to drive the register. The register in a packed LE can still use the clock enable, clear, and preset signals in the LE. In a packed LE, the register can drive the FastTrack Interconnect routing structure while the LUT drives the local interconnect, or vice versa.

### Arithmetic Mode

The arithmetic mode offers 2 three-input LUTs that are ideal for implementing adders, accumulators, and comparators. One LUT computes a three-input function; the other generates a carry output. As shown in Figure 11 on page 22, the first LUT uses the carry-in signal and two data inputs from the LAB local interconnect to generate a combinatorial or registered output. For example, in an adder, this output is the sum of three signals: a, b, and carry-in. The second LUT uses the same three signals to generate a carry-out signal, thereby creating a carry chain. The arithmetic mode also supports simultaneous use of the cascade chain.

### **Up/Down Counter Mode**

The up/down counter mode offers counter enable, clock enable, synchronous up/down control, and data loading options. These control signals are generated by the data inputs from the LAB local interconnect, the carry-in signal, and output feedback from the programmable register. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. A 2-to-1 multiplexer provides synchronous loading. Data can also be loaded asynchronously with the clear and preset register control signals without using the LUT resources.

#### **Clearable Counter Mode**

The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is AND ed with a synchronous clear signal.

### Internal Tri-State Emulation

Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer.

### Clear & Preset Logic Control

Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register.

During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset.

The clear and preset logic is implemented in one of the following six modes chosen during design entry:

- Asynchronous clear
- Asynchronous preset
- Asynchronous clear and preset
- Asynchronous load with clear
- Asynchronous load with preset
- Asynchronous load without clear or preset





# I/O Element

An IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data that requires a fast setup time, or as an output register for data that requires fast clock-to-output performance. In some cases, using an LE register for an input register will result in a faster setup time than using an IOE register. IOEs can be used as input, output, or bidirectional pins. For bidirectional registered I/O implementation, the output register should be in the IOE, and the data input and output enable registers should be LE registers placed adjacent to the bidirectional pin. The Altera Compiler uses the programmable inversion option to invert signals from the row and column interconnect automatically where appropriate. Figure 15 shows the bidirectional I/O registers.

Figure 15. FLEX 10KE Bidirectional I/O Registers



#### Note:

(1) All FLEX 10KE devices (except the EPF10K50E and EPF10K200E devices) have a programmable input delay buffer on the input path.

#### **Altera Corporation**

| Symbol                | Parameter                                                                     | Condition            | Min | Тур | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------------|----------------------|-----|-----|------------|------|
| t <sub>R</sub>        | Input rise time                                                               |                      |     |     | 5          | ns   |
| t <sub>F</sub>        | Input fall time                                                               |                      |     |     | 5          | ns   |
| t <sub>INDUTY</sub>   | Input duty cycle                                                              |                      | 40  |     | 60         | %    |
| f <sub>CLK1</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 1)       |                      | 25  |     | 75         | MHz  |
| f <sub>CLK2</sub>     | Input clock frequency (ClockBoost clock multiplication factor equals 2)       |                      | 16  |     | 37.5       | MHz  |
| f <sub>CLKDEV</sub>   | Input deviation from user<br>specification in the MAX+PLUS II<br>software (1) |                      |     |     | 25,000 (2) | PPM  |
| t <sub>INCLKSTB</sub> | Input clock stability (measured between adjacent clocks)                      |                      |     |     | 100        | ps   |
| t <sub>LOCK</sub>     | Time required for ClockLock or ClockBoost to acquire lock (3)                 |                      |     |     | 10         | μs   |
| t <sub>JITTER</sub>   | Jitter on ClockLock or ClockBoost-                                            | $t_{INCLKSTB} < 100$ |     |     | 250        | ps   |
|                       | generated clock (4)                                                           | $t_{INCLKSTB} < 50$  |     |     | 200 (4)    | ps   |
| toutduty              | Duty cycle for ClockLock or<br>ClockBoost-generated clock                     |                      | 40  | 50  | 60         | %    |

#### Notes to tables:

- (1) To implement the ClockLock and ClockBoost circuitry with the MAX+PLUS II software, designers must specify the input frequency. The Altera software tunes the PLL in the ClockLock and ClockBoost circuitry to this frequency. The f<sub>CLKDEV</sub> parameter specifies how much the incoming clock can differ from the specified frequency during device operation. Simulation does not reflect this parameter.
- (2) Twenty-five thousand parts per million (PPM) equates to 2.5% of input clock period.
- (3) During device configuration, the ClockLock and ClockBoost circuitry is configured before the rest of the device. If the incoming clock is supplied during configuration, the ClockLock and ClockBoost circuitry locks during configuration because the t<sub>LOCK</sub> value is less than the time required for configuration.
- (4) The t<sub>ITTER</sub> specification is measured under long-term observation. The maximum value for t<sub>ITTER</sub> is 200 ps if t<sub>INCLKSTB</sub> is lower than 50 ps.

# I/O Configuration

This section discusses the peripheral component interconnect (PCI) pull-up clamping diode option, slew-rate control, open-drain output option, and MultiVolt I/O interface for FLEX 10KE devices. The PCI pull-up clamping diode, slew-rate control, and open-drain output options are controlled pin-by-pin via Altera software logic options. The MultiVolt I/O interface is controlled by connecting  $V_{CCIO}$  to a different voltage than  $V_{CCINT}$ . Its effect can be simulated in the Altera software via the **Global Project Device Options** dialog box (Assign menu).

# **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

## Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



# Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Table 1            | 9. FLEX 10KE 2.5-V Device A | Absolute Maximum Ratings Note (1)                      |      |      |      |
|--------------------|-----------------------------|--------------------------------------------------------|------|------|------|
| Symbol             | Parameter                   | Conditions                                             | Min  | Max  | Unit |
| V <sub>CCINT</sub> | Supply voltage              | With respect to ground (2)                             | -0.5 | 3.6  | V    |
| V <sub>CCIO</sub>  |                             |                                                        | -0.5 | 4.6  | V    |
| VI                 | DC input voltage            |                                                        | -2.0 | 5.75 | V    |
| IOUT               | DC output current, per pin  |                                                        | -25  | 25   | mA   |
| T <sub>STG</sub>   | Storage temperature         | No bias                                                | -65  | 150  | °C   |
| T <sub>AMB</sub>   | Ambient temperature         | Under bias                                             | -65  | 135  | °C   |
| Τ <sub>J</sub>     | Junction temperature        | PQFP, TQFP, BGA, and FineLine BGA packages, under bias |      | 135  | ° C  |
|                    |                             | Ceramic PGA packages, under bias                       |      | 150  | °C   |

| Symbol                  | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |
|-------------------------|----------------|-----|---------|----------------|-----|----------|------|
|                         | Min            | Max | Min     | Max            | Min | Max      |      |
| t <sub>DIN2IOE</sub>    |                | 1.8 |         | 2.4            |     | 2.9      | ns   |
| t <sub>DIN2LE</sub>     |                | 1.5 |         | 1.8            |     | 2.4      | ns   |
| t <sub>DIN2DATA</sub>   |                | 1.5 |         | 1.8            |     | 2.2      | ns   |
| t <sub>DCLK2IOE</sub>   |                | 2.2 |         | 2.6            |     | 3.0      | ns   |
| t <sub>DCLK2LE</sub>    |                | 1.5 |         | 1.8            |     | 2.4      | ns   |
| t <sub>SAMELAB</sub>    |                | 0.1 |         | 0.2            |     | 0.3      | ns   |
| t <sub>SAMEROW</sub>    |                | 2.0 |         | 2.4            |     | 2.7      | ns   |
| t <sub>SAMECOLUMN</sub> |                | 0.7 |         | 1.0            |     | 0.8      | ns   |
| t <sub>DIFFROW</sub>    |                | 2.7 |         | 3.4            |     | 3.5      | ns   |
| t <sub>TWOROWS</sub>    |                | 4.7 |         | 5.8            |     | 6.2      | ns   |
| t <sub>LEPERIPH</sub>   |                | 2.7 |         | 3.4            |     | 3.8      | ns   |
| t <sub>LABCARRY</sub>   |                | 0.3 |         | 0.4            |     | 0.5      | ns   |
| t <sub>LABCASC</sub>    |                | 0.8 |         | 0.8            |     | 1.1      | ns   |

| Symbol                            | -1 Spee | ed Grade | -2 Spee | d Grade | d Grade -3 Spee |      | Unit |
|-----------------------------------|---------|----------|---------|---------|-----------------|------|------|
|                                   | Min     | Max      | Min     | Max     | Min             | Max  |      |
| t <sub>DRR</sub>                  |         | 8.0      |         | 9.5     |                 | 12.5 | ns   |
| t <sub>INSU</sub> (3)             | 2.1     |          | 2.5     |         | 3.9             |      | ns   |
| t <sub>INH</sub> (3)              | 0.0     |          | 0.0     |         | 0.0             |      | ns   |
| <sup>t</sup> оитсо <sup>(3)</sup> | 2.0     | 4.9      | 2.0     | 5.9     | 2.0             | 7.6  | ns   |
| t <sub>INSU</sub> (4)             | 1.1     |          | 1.5     |         | -               |      | ns   |
| t <sub>INH</sub> (4)              | 0.0     |          | 0.0     |         | -               |      | ns   |
| t <sub>оитсо</sub> (4)            | 0.5     | 3.9      | 0.5     | 4.9     | -               | -    | ns   |
| t <sub>PCISU</sub>                | 3.0     |          | 4.2     |         | -               |      | ns   |
| t <sub>PCIH</sub>                 | 0.0     |          | 0.0     |         | -               |      | ns   |
| t <sub>PCICO</sub>                | 2.0     | 6.0      | 2.0     | 7.5     | _               | -    | ns   |

## FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 38. EPF10K | 50E Device | LE Timing N                   | licroparame | eters (Part 2 | ? of 2) No     | te (1) |      |
|------------------|------------|-------------------------------|-------------|---------------|----------------|--------|------|
| Symbol           | -1 Spee    | -1 Speed Grade -2 Speed Grade |             | d Grade       | -3 Speed Grade |        | Unit |
|                  | Min        | Max                           | Min         | Max           | Min            | Max    |      |
| t <sub>H</sub>   | 0.9        |                               | 1.0         |               | 1.4            |        | ns   |
| t <sub>PRE</sub> |            | 0.5                           |             | 0.6           |                | 0.8    | ns   |
| t <sub>CLR</sub> |            | 0.5                           |             | 0.6           |                | 0.8    | ns   |
| t <sub>CH</sub>  | 2.0        |                               | 2.5         |               | 3.0            |        | ns   |
| t <sub>CL</sub>  | 2.0        |                               | 2.5         |               | 3.0            |        | ns   |

| Table 39. EPF10     | 1       |          | -<br>I  |          | te (1)         | i   |      |
|---------------------|---------|----------|---------|----------|----------------|-----|------|
| Symbol              | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Speed Grade |     | Unit |
|                     | Min     | Max      | Min     | Max      | Min            | Max |      |
| t <sub>IOD</sub>    |         | 2.2      |         | 2.4      |                | 3.3 | ns   |
| t <sub>IOC</sub>    |         | 0.3      |         | 0.3      |                | 0.5 | ns   |
| t <sub>IOCO</sub>   |         | 1.0      |         | 1.0      |                | 1.4 | ns   |
| t <sub>IOCOMB</sub> |         | 0.0      |         | 0.0      |                | 0.2 | ns   |
| t <sub>IOSU</sub>   | 1.0     |          | 1.2     |          | 1.7            |     | ns   |
| t <sub>IOH</sub>    | 0.3     |          | 0.3     |          | 0.5            |     | ns   |
| t <sub>IOCLR</sub>  |         | 0.9      |         | 1.0      |                | 1.4 | ns   |
| t <sub>OD1</sub>    |         | 0.8      |         | 0.9      |                | 1.2 | ns   |
| t <sub>OD2</sub>    |         | 0.3      |         | 0.4      |                | 0.7 | ns   |
| t <sub>OD3</sub>    |         | 3.0      |         | 3.5      |                | 3.5 | ns   |
| t <sub>XZ</sub>     |         | 1.4      |         | 1.7      |                | 2.3 | ns   |
| t <sub>ZX1</sub>    |         | 1.4      |         | 1.7      |                | 2.3 | ns   |
| t <sub>ZX2</sub>    |         | 0.9      |         | 1.2      |                | 1.8 | ns   |
| t <sub>ZX3</sub>    |         | 3.6      |         | 4.3      |                | 4.6 | ns   |
| t <sub>INREG</sub>  |         | 4.9      |         | 5.8      |                | 7.8 | ns   |
| t <sub>IOFD</sub>   |         | 2.8      |         | 3.3      |                | 4.5 | ns   |
| t <sub>INCOMB</sub> |         | 2.8      |         | 3.3      |                | 4.5 | ns   |

# FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                 | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | d Grade | Unit |
|------------------------|---------|----------|---------|----------|---------|---------|------|
|                        | Min     | Max      | Min     | Max      | Min     | Max     |      |
| t <sub>EABDATA1</sub>  |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>EABDATA1</sub>  |         | 0.0      |         | 0.0      |         | 0.0     | ns   |
| t <sub>EABWE1</sub>    |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>EABWE2</sub>    |         | 0.3      |         | 0.4      |         | 0.5     | ns   |
| t <sub>EABRE1</sub>    |         | 0.3      |         | 0.4      |         | 0.5     | ns   |
| t <sub>EABRE2</sub>    |         | 0.0      |         | 0.0      |         | 0.0     | ns   |
| t <sub>EABCLK</sub>    |         | 0.0      |         | 0.0      |         | 0.0     | ns   |
| t <sub>EABCO</sub>     |         | 0.3      |         | 0.4      |         | 0.5     | ns   |
| t <sub>EABBYPASS</sub> |         | 0.1      |         | 0.1      |         | 0.2     | ns   |
| t <sub>EABSU</sub>     | 0.8     |          | 1.0     |          | 1.4     |         | ns   |
| t <sub>EABH</sub>      | 0.1     |          | 0.1     |          | 0.2     |         | ns   |
| t <sub>EABCLR</sub>    | 0.3     |          | 0.4     |          | 0.5     |         | ns   |
| t <sub>AA</sub>        |         | 4.0      |         | 5.1      |         | 6.6     | ns   |
| t <sub>WP</sub>        | 2.7     |          | 3.5     |          | 4.7     |         | ns   |
| t <sub>RP</sub>        | 1.0     |          | 1.3     |          | 1.7     |         | ns   |
| t <sub>WDSU</sub>      | 1.0     |          | 1.3     |          | 1.7     |         | ns   |
| t <sub>WDH</sub>       | 0.2     |          | 0.2     |          | 0.3     |         | ns   |
| t <sub>WASU</sub>      | 1.6     |          | 2.1     |          | 2.8     |         | ns   |
| t <sub>WAH</sub>       | 1.6     |          | 2.1     |          | 2.8     |         | ns   |
| t <sub>RASU</sub>      | 3.0     |          | 3.9     |          | 5.2     |         | ns   |
| t <sub>RAH</sub>       | 0.1     |          | 0.1     |          | 0.2     |         | ns   |
| t <sub>WO</sub>        |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>DD</sub>        |         | 1.5      |         | 2.0      |         | 2.6     | ns   |
| t <sub>EABOUT</sub>    |         | 0.2      |         | 0.3      |         | 0.3     | ns   |
| t <sub>EABCH</sub>     | 1.5     |          | 2.0     |          | 2.5     |         | ns   |
| t <sub>EABCL</sub>     | 2.7     |          | 3.5     |          | 4.7     |         | ns   |

Table 48. EPF10K100E Device EAB Internal Timing Macroparameters (Part 1 of

| 2) | Note | (1)   |
|----|------|-------|
| -/ |      | V . V |

| Symbol                | -1 Speed Grade |     | -2 Spee | -2 Speed Grade |     | d Grade | Unit |
|-----------------------|----------------|-----|---------|----------------|-----|---------|------|
|                       | Min            | Max | Min     | Max            | Min | Max     |      |
| t <sub>EABAA</sub>    |                | 5.9 |         | 7.6            |     | 9.9     | ns   |
| t <sub>EABRCOMB</sub> | 5.9            |     | 7.6     |                | 9.9 |         | ns   |
| t <sub>EABRCREG</sub> | 5.1            |     | 6.5     |                | 8.5 |         | ns   |
| t <sub>EABWP</sub>    | 2.7            |     | 3.5     |                | 4.7 |         | ns   |

## FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Symbol                  | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |
|-------------------------|----------------|-----|----------------|-----|----------------|------|------|
|                         | Min            | Max | Min            | Max | Min            | Max  |      |
| t <sub>DIN2IOE</sub>    |                | 2.8 |                | 3.5 |                | 4.4  | ns   |
| t <sub>DIN2LE</sub>     |                | 0.7 |                | 1.2 |                | 1.6  | ns   |
| t <sub>DIN2DATA</sub>   |                | 1.6 |                | 1.9 |                | 2.2  | ns   |
| t <sub>DCLK2IOE</sub>   |                | 1.6 |                | 2.1 |                | 2.7  | ns   |
| t <sub>DCLK2LE</sub>    |                | 0.7 |                | 1.2 |                | 1.6  | ns   |
| t <sub>SAMELAB</sub>    |                | 0.1 |                | 0.2 |                | 0.2  | ns   |
| t <sub>SAMEROW</sub>    |                | 1.9 |                | 3.4 |                | 5.1  | ns   |
| t <sub>SAMECOLUMN</sub> |                | 0.9 |                | 2.6 |                | 4.4  | ns   |
| t <sub>DIFFROW</sub>    |                | 2.8 |                | 6.0 |                | 9.5  | ns   |
| t <sub>TWOROWS</sub>    |                | 4.7 |                | 9.4 |                | 14.6 | ns   |
| t <sub>LEPERIPH</sub>   |                | 3.1 |                | 4.7 |                | 6.9  | ns   |
| t <sub>LABCARRY</sub>   |                | 0.6 |                | 0.8 |                | 1.0  | ns   |
| t <sub>LABCASC</sub>    |                | 0.9 |                | 1.2 |                | 1.6  | ns   |

| Table 57. EPF10K130E External Timing Parameters       Notes (1), (2) |                |     |                |      |                |      |      |
|----------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|
| Symbol                                                               | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |
|                                                                      | Min            | Max | Min            | Max  | Min            | Max  |      |
| t <sub>DRR</sub>                                                     |                | 9.0 |                | 12.0 |                | 16.0 | ns   |
| t <sub>INSU</sub> (3)                                                | 1.9            |     | 2.1            |      | 3.0            |      | ns   |
| t <sub>INH</sub> (3)                                                 | 0.0            |     | 0.0            |      | 0.0            |      | ns   |
| <b>t</b> оитсо (3)                                                   | 2.0            | 5.0 | 2.0            | 7.0  | 2.0            | 9.2  | ns   |
| t <sub>INSU</sub> (4)                                                | 0.9            |     | 1.1            |      | -              |      | ns   |
| t <sub>INH</sub> (4)                                                 | 0.0            |     | 0.0            |      | -              |      | ns   |
| <b>t</b> оитсо <i>(4)</i>                                            | 0.5            | 4.0 | 0.5            | 6.0  | -              | -    | ns   |
| t <sub>PCISU</sub>                                                   | 3.0            |     | 6.2            |      | -              |      | ns   |
| t <sub>PCIH</sub>                                                    | 0.0            |     | 0.0            |      | -              |      | ns   |
| t <sub>PCICO</sub>                                                   | 2.0            | 6.0 | 2.0            | 6.9  | -              | -    | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA1</sub>  |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABWE1</sub>    |                | 1.4 |                | 1.7 |                | 2.3 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0   |                | 0   |                | 0   | ns   |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABSU</sub>     | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.5            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 0.9            |     | 1.2            |     | ns   |
| t <sub>AA</sub>        |                | 3.1 |                | 3.7 |                | 4.9 | ns   |
| t <sub>WP</sub>        | 3.3            |     | 4.0            |     | 5.3            |     | ns   |
| t <sub>RP</sub>        | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDSU</sub>      | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.1            |     | ns   |
| t <sub>WASU</sub>      | 1.3            |     | 1.6            |     | 2.1            |     | ns   |
| t <sub>WAH</sub>       | 2.1            |     | 2.5            |     | 3.3            |     | ns   |
| t <sub>RASU</sub>      | 2.2            |     | 2.6            |     | 3.5            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WO</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>DD</sub>        |                | 2.0 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.1 |                | 0.1 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

Table 62. EPF10K200E Device EAB Internal Timing Macroparameters (Part 1 of 2)

| Note | (1) |
|------|-----|
|      | (1) |

| Symbol                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|-----------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                       | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABAA</sub>    |                | 5.1 |                | 6.4 |                | 8.4 | ns   |
| t <sub>EABRCOMB</sub> | 5.1            |     | 6.4            |     | 8.4            |     | ns   |
| t <sub>EABRCREG</sub> | 4.8            |     | 5.7            |     | 7.6            |     | ns   |
| t <sub>EABWP</sub>    | 3.3            |     | 4.0            |     | 5.3            |     | ns   |

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow FLEX 10KE devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 85 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor.

# **Programming Files**

Despite being function- and pin-compatible, FLEX 10KE devices are not programming- or configuration file-compatible with FLEX 10K or FLEX 10KA devices. A design therefore must be recompiled before it is transferred from a FLEX 10K or FLEX 10KA device to an equivalent FLEX 10KE device. This recompilation should be performed both to create a new programming or configuration file and to check design timing in FLEX 10KE devices, which has different timing characteristics than FLEX 10K or FLEX 10KA devices.

FLEX 10KE devices are generally pin-compatible with equivalent FLEX 10KA devices. In some cases, FLEX 10KE devices have fewer I/O pins than the equivalent FLEX 10KA devices. Table 81 shows which FLEX 10KE devices have fewer I/O pins than equivalent FLEX 10KA devices. However, power, ground, JTAG, and configuration pins are the same on FLEX 10KA and FLEX 10KE devices, enabling migration from a FLEX 10KA design to a FLEX 10KE design. Additionally, the Altera software offers several features that help plan for future device migration by preventing the use of conflicting I/O pins.

| Table 81. I/O Counts for FLEX 10KA & FLEX 10KE Devices |           |                |           |  |
|--------------------------------------------------------|-----------|----------------|-----------|--|
| FLEX 10                                                | KA        | FLEX 10KE      |           |  |
| Device                                                 | I/O Count | Device         | I/O Count |  |
| EPF10K30AF256                                          | 191       | EPF10K30EF256  | 176       |  |
| EPF10K30AF484                                          | 246       | EPF10K30EF484  | 220       |  |
| EPF10K50VB356                                          | 274       | EPF10K50SB356  | 220       |  |
| EPF10K50VF484                                          | 291       | EPF10K50EF484  | 254       |  |
| EPF10K50VF484                                          | 291       | EPF10K50SF484  | 254       |  |
| EPF10K100AF484                                         | 369       | EPF10K100EF484 | 338       |  |

**Configuration Schemes** 

The configuration data for a FLEX 10KE device can be loaded with one of five configuration schemes (see Table 82), chosen on the basis of the target application. An EPC1, EPC2, or EPC16 configuration device, intelligent controller, or the JTAG port can be used to control the configuration of a FLEX 10KE device, allowing automatic configuration on system power-up.

Multiple FLEX 10KE devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. Additional FLEX 10K, FLEX 10KA, FLEX 10KE, and FLEX 6000 devices can be configured in the same serial chain.

| Table 82. Data Sources for FLEX 10KE Configuration |                                                                                                     |  |  |  |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Configuration Scheme                               | Data Source                                                                                         |  |  |  |
| Configuration device                               | EPC1, EPC2, or EPC16 configuration device                                                           |  |  |  |
| Passive serial (PS)                                | BitBlaster, ByteBlasterMV, or MasterBlaster download cables, or serial data source                  |  |  |  |
| Passive parallel asynchronous (PPA)                | Parallel data source                                                                                |  |  |  |
| Passive parallel synchronous (PPS)                 | Parallel data source                                                                                |  |  |  |
| JTAG                                               | BitBlaster or ByteBlasterMV download cables, or<br>microprocessor with a Jam STAPL file or JBC file |  |  |  |

| Device<br>Pin-Outs  | See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information.                                                    |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision<br>History | The information contained in the <i>FLEX 10KE Embedded Programmable Log Data Sheet</i> version 2.5 supersedes information published in previous versions. |  |
|                     | Version 2.5                                                                                                                                               |  |
|                     | The following changes were made to the <i>FLEX 10KE Embedded Programmable Logic Data Sheet</i> version 2.5:                                               |  |
|                     | <ul> <li><i>Note (1)</i> added to Figure 23.</li> <li>Text added to "I/O Element" section on page 34.</li> <li>Updated Table 22.</li> </ul>               |  |
|                     | Version 2.4                                                                                                                                               |  |
|                     | The following changes were made to the FLEX 10KE Embedded                                                                                                 |  |

Programmable Logic Data Sheet version 2.4: updated text on page 34 and page 63.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: lit\_reg@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation



100