# E·XFL

## Intel - EPF10K50SQC240-3N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 360                                                          |
| Number of Logic Elements/Cells | 2880                                                         |
| Total RAM Bits                 | 40960                                                        |
| Number of I/O                  | 189                                                          |
| Number of Gates                | 199000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 240-BFQFP                                                    |
| Supplier Device Package        | 240-PQFP (32x32)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k50sqc240-3n |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Software design support and automatic place-and-route provided by Altera's development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800
- Flexible package options
  - Available in a variety of packages with 144 to 672 pins, including the innovative FineLine BGA<sup>™</sup> packages (see Tables 3 and 4)
  - SameFrame<sup>™</sup> pin-out compatibility between FLEX 10KA and FLEX 10KE devices across a range of device densities and pin counts
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

| Table 3. FLEX 10KE Package Options & I/O Pin Count     Notes (1), (2) |                 |                 |                         |                            |                |                            |                |                |                            |  |
|-----------------------------------------------------------------------|-----------------|-----------------|-------------------------|----------------------------|----------------|----------------------------|----------------|----------------|----------------------------|--|
| Device                                                                | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |
| EPF10K30E                                                             | 102             | 147             |                         | 176                        |                | 220                        |                |                | 220 (3)                    |  |
| EPF10K50E                                                             | 102             | 147             | 189                     | 191                        |                | 254                        |                |                | 254 (3)                    |  |
| EPF10K50S                                                             | 102             | 147             | 189                     | 191                        | 220            | 254                        |                |                | 254 (3)                    |  |
| EPF10K100E                                                            |                 | 147             | 189                     | 191                        | 274            | 338                        |                |                | 338 (3)                    |  |
| EPF10K130E                                                            |                 |                 | 186                     |                            | 274            | 369                        |                | 424            | 413                        |  |
| EPF10K200E                                                            |                 |                 |                         |                            |                |                            | 470            | 470            | 470                        |  |
| EPF10K200S                                                            |                 |                 | 182                     |                            | 274            | 369                        | 470            | 470            | 470                        |  |

#### Notes:

- (1) FLEX 10KE device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), pin-grid array (PGA), and ball-grid array (BGA) packages.
- (2) Devices in the same package are pin-compatible, although some devices have more I/O pins than others. When planning device migration, use the I/O pins that are common to all devices.
- (3) This option is supported with a 484-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin-compatible. For example, a board can be designed to support 256-pin, 484-pin, and 672-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |
| Area (mm <sup>2</sup> )                                                                          | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |

# General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Application                                 | Resource | es Used | Performance    |                |                |     |  |  |  |  |
|---------------------------------------------|----------|---------|----------------|----------------|----------------|-----|--|--|--|--|
|                                             | LEs      | EABs    | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |     |  |  |  |  |
| 16-bit loadable counter                     | 16       | 0       | 285            | 250            | 200            | MHz |  |  |  |  |
| 16-bit accumulator                          | 16       | 0       | 285            | 250            | 200            | MHz |  |  |  |  |
| 16-to-1 multiplexer (1)                     | 10       | 0       | 3.5            | 4.9            | 7.0            | ns  |  |  |  |  |
| 16-bit multiplier with 3-stage pipeline (2) | 592      | 0       | 156            | 131            | 93             | MHz |  |  |  |  |
| $256 \times 16$ RAM read cycle speed (2)    | 0        | 1       | 196            | 154            | 118            | MHz |  |  |  |  |
| $256 \times 16$ RAM write cycle speed (2)   | 0        | 1       | 185            | 143            | 106            | MHz |  |  |  |  |

## Table 5. FLEX 10KE Performance

#### Notes:

(1) This application uses combinatorial inputs and outputs.

(2) This application uses registered inputs and outputs.

Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$  functions.

| Table 6. FLEX 10KE Performance for Complex Designs           |          |                |                |                |        |  |  |  |  |
|--------------------------------------------------------------|----------|----------------|----------------|----------------|--------|--|--|--|--|
| Application                                                  | LEs Used |                | Performance    |                |        |  |  |  |  |
|                                                              |          | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |        |  |  |  |  |
| 8-bit, 16-tap parallel finite impulse response (FIR) filter  | 597      | 192            | 156            | 116            | MSPS   |  |  |  |  |
| 8-bit, 512-point fast Fourier                                | 1,854    | 23.4           | 28.7           | 38.9           | µs (1) |  |  |  |  |
| transform (FFT) function                                     |          | 113            | 92             | 68             | MHz    |  |  |  |  |
| a16450 universal asynchronous<br>receiver/transmitter (UART) | 342      | 36             | 28             | 20.5           | MHz    |  |  |  |  |

#### Note:

(1) These values are for calculation time. Calculation time = number of clocks required /  $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling]

For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information. Figure 1 shows a block diagram of the FLEX 10KE architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure.



FLEX 10KE devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device.

The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

#### **Asynchronous Clear**

The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it.

#### **Asynchronous Preset**

An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes.

#### **Asynchronous Preset & Clear**

When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register.

#### Asynchronous Load with Clear

When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits.

#### **Asynchronous Load with Preset**

When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output.

#### Asynchronous Load without Preset or Clear

When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear.

#### FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13). When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Table 8. Peripheral Bus Sources for EPF10K30E, EPF10K50E & EPF10K50S Devices |           |                        |  |  |  |  |  |  |
|------------------------------------------------------------------------------|-----------|------------------------|--|--|--|--|--|--|
| Peripheral<br>Control Signal                                                 | EPF10K30E | EPF10K50E<br>EPF10K50S |  |  |  |  |  |  |
| OEO                                                                          | Row A     | Row A                  |  |  |  |  |  |  |
| OE1                                                                          | Row B     | Row B                  |  |  |  |  |  |  |
| OE2                                                                          | Row C     | Row D                  |  |  |  |  |  |  |
| OE3                                                                          | Row D     | Row F                  |  |  |  |  |  |  |
| OE4                                                                          | Row E     | Row H                  |  |  |  |  |  |  |
| OE5                                                                          | Row F     | Row J                  |  |  |  |  |  |  |
| CLKENA0/CLK0/GLOBAL0                                                         | Row A     | Row A                  |  |  |  |  |  |  |
| CLKENA1/OE6/GLOBAL1                                                          | Row B     | Row C                  |  |  |  |  |  |  |
| CLKENA2/CLR0                                                                 | Row C     | Row E                  |  |  |  |  |  |  |
| CLKENA3/OE7/GLOBAL2                                                          | Row D     | Row G                  |  |  |  |  |  |  |
| CLKENA4/CLR1                                                                 | Row E     | Row I                  |  |  |  |  |  |  |
| CLKENA5/CLK1/GLOBAL3                                                         | Row F     | Row J                  |  |  |  |  |  |  |

Г

#### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. Figure 19 shows the incoming and generated clock specifications.

#### Figure 19. Specifications for Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



## **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

#### Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



# Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Table 19. FLEX 10KE 2.5-V Device Absolute Maximum Ratings       Note (1) |                            |                                   |      |      |      |  |  |  |  |  |
|--------------------------------------------------------------------------|----------------------------|-----------------------------------|------|------|------|--|--|--|--|--|
| Symbol                                                                   | Parameter                  | Conditions                        | Min  | Max  | Unit |  |  |  |  |  |
| V <sub>CCINT</sub>                                                       | Supply voltage             | With respect to ground (2)        | -0.5 | 3.6  | V    |  |  |  |  |  |
| V <sub>CCIO</sub>                                                        |                            |                                   | -0.5 | 4.6  | V    |  |  |  |  |  |
| VI                                                                       | DC input voltage           |                                   | -2.0 | 5.75 | V    |  |  |  |  |  |
| IOUT                                                                     | DC output current, per pin |                                   | -25  | 25   | mA   |  |  |  |  |  |
| T <sub>STG</sub>                                                         | Storage temperature        | No bias                           | -65  | 150  | °C   |  |  |  |  |  |
| T <sub>AMB</sub>                                                         | Ambient temperature        | Under bias                        | -65  | 135  | °C   |  |  |  |  |  |
| TJ                                                                       | Junction temperature       | PQFP, TQFP, BGA, and FineLine BGA |      | 135  | °C   |  |  |  |  |  |
|                                                                          |                            | packages, under blas              |      |      |      |  |  |  |  |  |
|                                                                          |                            | Ceramic PGA packages, under bias  |      | 150  | °C   |  |  |  |  |  |



Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model





Figure 28. Synchronous Bidirectional Pin External Timing Model

Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols.

| Table 24. LE Timing Microparameters (Part 1 of 2)       Note (1) |                                                                              |           |  |  |  |  |  |
|------------------------------------------------------------------|------------------------------------------------------------------------------|-----------|--|--|--|--|--|
| Symbol                                                           | Parameter                                                                    | Condition |  |  |  |  |  |
| t <sub>LUT</sub>                                                 | LUT delay for data-in                                                        |           |  |  |  |  |  |
| t <sub>CLUT</sub>                                                | LUT delay for carry-in                                                       |           |  |  |  |  |  |
| t <sub>RLUT</sub>                                                | LUT delay for LE register feedback                                           |           |  |  |  |  |  |
| t <sub>PACKED</sub>                                              | Data-in to packed register delay                                             |           |  |  |  |  |  |
| t <sub>EN</sub>                                                  | LE register enable delay                                                     |           |  |  |  |  |  |
| t <sub>CICO</sub>                                                | Carry-in to carry-out delay                                                  |           |  |  |  |  |  |
| t <sub>CGEN</sub>                                                | Data-in to carry-out delay                                                   |           |  |  |  |  |  |
| t <sub>CGENR</sub>                                               | LE register feedback to carry-out delay                                      |           |  |  |  |  |  |
| t <sub>CASC</sub>                                                | Cascade-in to cascade-out delay                                              |           |  |  |  |  |  |
| t <sub>C</sub>                                                   | LE register control signal delay                                             |           |  |  |  |  |  |
| t <sub>CO</sub>                                                  | LE register clock-to-output delay                                            |           |  |  |  |  |  |
| t <sub>COMB</sub>                                                | Combinatorial delay                                                          |           |  |  |  |  |  |
| t <sub>SU</sub>                                                  | LE register setup time for data and enable signals before clock; LE register |           |  |  |  |  |  |
|                                                                  | recovery time after asynchronous clear, preset, or load                      |           |  |  |  |  |  |
| t <sub>H</sub>                                                   | LE register hold time for data and enable signals after clock                |           |  |  |  |  |  |
| t <sub>PRE</sub>                                                 | LE register preset delay                                                     |           |  |  |  |  |  |

| Table 31. EPF10K30E Device LE Timing Microparameters (Part 2 of 2)       Note (1) |         |         |         |                |     |          |      |  |
|-----------------------------------------------------------------------------------|---------|---------|---------|----------------|-----|----------|------|--|
| Symbol                                                                            | -1 Spee | d Grade | -2 Spee | -2 Speed Grade |     | ed Grade | Unit |  |
|                                                                                   | Min     | Max     | Min     | Max            | Min | Max      |      |  |
| t <sub>CGENR</sub>                                                                |         | 0.1     |         | 0.1            |     | 0.2      | ns   |  |
| t <sub>CASC</sub>                                                                 |         | 0.6     |         | 0.8            |     | 1.0      | ns   |  |
| t <sub>C</sub>                                                                    |         | 0.0     |         | 0.0            |     | 0.0      | ns   |  |
| t <sub>CO</sub>                                                                   |         | 0.3     |         | 0.4            |     | 0.5      | ns   |  |
| t <sub>COMB</sub>                                                                 |         | 0.4     |         | 0.4            |     | 0.6      | ns   |  |
| t <sub>SU</sub>                                                                   | 0.4     |         | 0.6     |                | 0.6 |          | ns   |  |
| t <sub>H</sub>                                                                    | 0.7     |         | 1.0     |                | 1.3 |          | ns   |  |
| t <sub>PRE</sub>                                                                  |         | 0.8     |         | 0.9            |     | 1.2      | ns   |  |
| t <sub>CLR</sub>                                                                  |         | 0.8     |         | 0.9            |     | 1.2      | ns   |  |
| t <sub>CH</sub>                                                                   | 2.0     |         | 2.5     |                | 2.5 |          | ns   |  |
| t <sub>CL</sub>                                                                   | 2.0     |         | 2.5     |                | 2.5 |          | ns   |  |

| Table 32. EPF10K30E Device IOE Timing Microparameters       Note (1) |         |          |         |          |                |     |      |  |
|----------------------------------------------------------------------|---------|----------|---------|----------|----------------|-----|------|--|
| Symbol                                                               | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Speed Grade |     | Unit |  |
|                                                                      | Min     | Max      | Min     | Max      | Min            | Мах |      |  |
| t <sub>IOD</sub>                                                     |         | 2.4      |         | 2.8      |                | 3.8 | ns   |  |
| t <sub>IOC</sub>                                                     |         | 0.3      |         | 0.4      |                | 0.5 | ns   |  |
| t <sub>IOCO</sub>                                                    |         | 1.0      |         | 1.1      |                | 1.6 | ns   |  |
| t <sub>IOCOMB</sub>                                                  |         | 0.0      |         | 0.0      |                | 0.0 | ns   |  |
| t <sub>IOSU</sub>                                                    | 1.2     |          | 1.4     |          | 1.9            |     | ns   |  |
| t <sub>IOH</sub>                                                     | 0.3     |          | 0.4     |          | 0.5            |     | ns   |  |
| t <sub>IOCLR</sub>                                                   |         | 1.0      |         | 1.1      |                | 1.6 | ns   |  |
| t <sub>OD1</sub>                                                     |         | 1.9      |         | 2.3      |                | 3.0 | ns   |  |
| t <sub>OD2</sub>                                                     |         | 1.4      |         | 1.8      |                | 2.5 | ns   |  |
| t <sub>OD3</sub>                                                     |         | 4.4      |         | 5.2      |                | 7.0 | ns   |  |
| t <sub>XZ</sub>                                                      |         | 2.7      |         | 3.1      |                | 4.3 | ns   |  |
| t <sub>ZX1</sub>                                                     |         | 2.7      |         | 3.1      |                | 4.3 | ns   |  |
| t <sub>ZX2</sub>                                                     |         | 2.2      |         | 2.6      |                | 3.8 | ns   |  |
| t <sub>ZX3</sub>                                                     |         | 5.2      |         | 6.0      |                | 8.3 | ns   |  |
| t <sub>INREG</sub>                                                   |         | 3.4      |         | 4.1      |                | 5.5 | ns   |  |
| t <sub>IOFD</sub>                                                    |         | 0.8      |         | 1.3      |                | 2.4 | ns   |  |
| t <sub>INCOMB</sub>                                                  |         | 0.8      |         | 1.3      |                | 2.4 | ns   |  |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 40. EPF10K50E Device EAB Internal Microparameters       Note (1) |         |                |     |          |         |          |      |  |
|------------------------------------------------------------------------|---------|----------------|-----|----------|---------|----------|------|--|
| Symbol                                                                 | -1 Spee | -1 Speed Grade |     | ed Grade | -3 Spee | ed Grade | Unit |  |
|                                                                        | Min     | Max            | Min | Max      | Min     | Max      |      |  |
| t <sub>EABDATA1</sub>                                                  |         | 1.7            |     | 2.0      |         | 2.7      | ns   |  |
| t <sub>EABDATA1</sub>                                                  |         | 0.6            |     | 0.7      |         | 0.9      | ns   |  |
| t <sub>EABWE1</sub>                                                    |         | 1.1            |     | 1.3      |         | 1.8      | ns   |  |
| t <sub>EABWE2</sub>                                                    |         | 0.4            |     | 0.4      |         | 0.6      | ns   |  |
| t <sub>EABRE1</sub>                                                    |         | 0.8            |     | 0.9      |         | 1.2      | ns   |  |
| t <sub>EABRE2</sub>                                                    |         | 0.4            |     | 0.4      |         | 0.6      | ns   |  |
| t <sub>EABCLK</sub>                                                    |         | 0.0            |     | 0.0      |         | 0.0      | ns   |  |
| t <sub>EABCO</sub>                                                     |         | 0.3            |     | 0.3      |         | 0.5      | ns   |  |
| t <sub>EABBYPASS</sub>                                                 |         | 0.5            |     | 0.6      |         | 0.8      | ns   |  |
| t <sub>EABSU</sub>                                                     | 0.9     |                | 1.0 |          | 1.4     |          | ns   |  |
| t <sub>EABH</sub>                                                      | 0.4     |                | 0.4 |          | 0.6     |          | ns   |  |
| t <sub>EABCLR</sub>                                                    | 0.3     |                | 0.3 |          | 0.5     |          | ns   |  |
| t <sub>AA</sub>                                                        |         | 3.2            |     | 3.8      |         | 5.1      | ns   |  |
| t <sub>WP</sub>                                                        | 2.5     |                | 2.9 |          | 3.9     |          | ns   |  |
| t <sub>RP</sub>                                                        | 0.9     |                | 1.1 |          | 1.5     |          | ns   |  |
| t <sub>WDSU</sub>                                                      | 0.9     |                | 1.0 |          | 1.4     |          | ns   |  |
| t <sub>WDH</sub>                                                       | 0.1     |                | 0.1 |          | 0.2     |          | ns   |  |
| t <sub>WASU</sub>                                                      | 1.7     |                | 2.0 |          | 2.7     |          | ns   |  |
| t <sub>WAH</sub>                                                       | 1.8     |                | 2.1 |          | 2.9     |          | ns   |  |
| t <sub>RASU</sub>                                                      | 3.1     |                | 3.7 |          | 5.0     |          | ns   |  |
| t <sub>RAH</sub>                                                       | 0.2     |                | 0.2 |          | 0.3     |          | ns   |  |
| t <sub>WO</sub>                                                        |         | 2.5            |     | 2.9      |         | 3.9      | ns   |  |
| t <sub>DD</sub>                                                        |         | 2.5            |     | 2.9      |         | 3.9      | ns   |  |
| t <sub>EABOUT</sub>                                                    |         | 0.5            |     | 0.6      |         | 0.8      | ns   |  |
| t <sub>EABCH</sub>                                                     | 1.5     |                | 2.0 |          | 2.5     |          | ns   |  |
| t <sub>EABCL</sub>                                                     | 2.5     |                | 2.9 |          | 3.9     |          | ns   |  |

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10K130E Device LE Timing Microparameters       Note (1) |         |                |     |                |     |          |      |  |
|----------------------------------------------------------------------|---------|----------------|-----|----------------|-----|----------|------|--|
| Symbol                                                               | -1 Spee | -1 Speed Grade |     | -2 Speed Grade |     | ed Grade | Unit |  |
|                                                                      | Min     | Max            | Min | Мах            | Min | Мах      |      |  |
| t <sub>LUT</sub>                                                     |         | 0.6            |     | 0.9            |     | 1.3      | ns   |  |
| t <sub>CLUT</sub>                                                    |         | 0.6            |     | 0.8            |     | 1.0      | ns   |  |
| t <sub>RLUT</sub>                                                    |         | 0.7            |     | 0.9            |     | 0.2      | ns   |  |
| t <sub>PACKED</sub>                                                  |         | 0.3            |     | 0.5            |     | 0.6      | ns   |  |
| t <sub>EN</sub>                                                      |         | 0.2            |     | 0.3            |     | 0.4      | ns   |  |
| t <sub>CICO</sub>                                                    |         | 0.1            |     | 0.1            |     | 0.2      | ns   |  |
| t <sub>CGEN</sub>                                                    |         | 0.4            |     | 0.6            |     | 0.8      | ns   |  |
| t <sub>CGENR</sub>                                                   |         | 0.1            |     | 0.1            |     | 0.2      | ns   |  |
| t <sub>CASC</sub>                                                    |         | 0.6            |     | 0.9            |     | 1.2      | ns   |  |
| t <sub>C</sub>                                                       |         | 0.3            |     | 0.5            |     | 0.6      | ns   |  |
| t <sub>CO</sub>                                                      |         | 0.5            |     | 0.7            |     | 0.8      | ns   |  |
| t <sub>COMB</sub>                                                    |         | 0.3            |     | 0.5            |     | 0.6      | ns   |  |
| t <sub>SU</sub>                                                      | 0.5     |                | 0.7 |                | 0.8 |          | ns   |  |
| t <sub>H</sub>                                                       | 0.6     |                | 0.7 |                | 1.0 |          | ns   |  |
| t <sub>PRE</sub>                                                     |         | 0.9            |     | 1.2            |     | 1.6      | ns   |  |
| t <sub>CLR</sub>                                                     |         | 0.9            |     | 1.2            |     | 1.6      | ns   |  |
| t <sub>CH</sub>                                                      | 1.5     |                | 1.5 |                | 2.5 |          | ns   |  |
| t <sub>CL</sub>                                                      | 1.5     |                | 1.5 |                | 2.5 |          | ns   |  |

 Table 53. EPF10K130E Device IOE Timing Microparameters
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOCO</sub>   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOCOMB</sub> |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOSU</sub>   | 1.0            |     | 1.2            |     | 1.6            |     | ns   |
| t <sub>IOH</sub>    | 0.9            |     | 0.9            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>OD1</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |
| t <sub>OD2</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 53. EPF10K130E Device IOE Timing Microparameters       Note (1) |                |     |                |     |                |     |      |  |  |
|-----------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                       | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>OD3</sub>                                                      |                | 4.0 |                | 5.6 |                | 7.5 | ns   |  |  |
| t <sub>XZ</sub>                                                       |                | 2.8 |                | 4.1 |                | 5.5 | ns   |  |  |
| t <sub>ZX1</sub>                                                      |                | 2.8 |                | 4.1 |                | 5.5 | ns   |  |  |
| t <sub>ZX2</sub>                                                      |                | 2.8 |                | 4.1 |                | 5.5 | ns   |  |  |
| t <sub>ZX3</sub>                                                      |                | 4.0 |                | 5.6 |                | 7.5 | ns   |  |  |
| t <sub>INREG</sub>                                                    |                | 2.5 |                | 3.0 |                | 4.1 | ns   |  |  |
| t <sub>IOFD</sub>                                                     |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |
| t <sub>INCOMB</sub>                                                   |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |  |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABDATA2</sub>  |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABWE1</sub>    |                | 1.5 |                | 2.0 |                | 2.6 | ns   |
| t <sub>EABWE2</sub>    |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABRE1</sub>    |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABRE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.3 |                | 0.4 |                | 0.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>EABSU</sub>     | 0.8            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>EABH</sub>      | 0.1            |     | 0.2            |     | 0.2            |     | ns   |
| t <sub>EABCLR</sub>    | 0.3            |     | 0.4            |     | 0.5            |     | ns   |
| t <sub>AA</sub>        |                | 4.0 |                | 5.0 |                | 6.6 | ns   |
| t <sub>WP</sub>        | 2.7            |     | 3.5            |     | 4.7            |     | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>WDSU</sub>      | 1.0            |     | 1.3            |     | 1.7            |     | ns   |
| t <sub>WDH</sub>       | 0.2            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>WASU</sub>      | 1.6            |     | 2.1            |     | 2.8            |     | ns   |
| t <sub>WAH</sub>       | 1.6            |     | 2.1            |     | 2.8            |     | ns   |
| t <sub>RASU</sub>      | 3.0            |     | 3.9            |     | 5.2            |     | ns   |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>wo</sub>        |                | 1.5 |                | 2.0 |                | 2.6 | ns   |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 56. EPF10K130E Device Interconnect Timing Microparameters       Note (1) |                |     |                |     |                |      |      |  |  |
|--------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|------|------|--|--|
| Symbol                                                                         | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |      | Unit |  |  |
|                                                                                | Min            | Max | Min            | Max | Min            | Max  |      |  |  |
| t <sub>DIN2IOE</sub>                                                           |                | 2.8 |                | 3.5 |                | 4.4  | ns   |  |  |
| t <sub>DIN2LE</sub>                                                            |                | 0.7 |                | 1.2 |                | 1.6  | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                          |                | 1.6 |                | 1.9 |                | 2.2  | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                          |                | 1.6 |                | 2.1 |                | 2.7  | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                           |                | 0.7 |                | 1.2 |                | 1.6  | ns   |  |  |
| t <sub>SAMELAB</sub>                                                           |                | 0.1 |                | 0.2 |                | 0.2  | ns   |  |  |
| t <sub>SAMEROW</sub>                                                           |                | 1.9 |                | 3.4 |                | 5.1  | ns   |  |  |
| t <sub>SAMECOLUMN</sub>                                                        |                | 0.9 |                | 2.6 |                | 4.4  | ns   |  |  |
| t <sub>DIFFROW</sub>                                                           |                | 2.8 |                | 6.0 |                | 9.5  | ns   |  |  |
| t <sub>TWOROWS</sub>                                                           |                | 4.7 |                | 9.4 |                | 14.6 | ns   |  |  |
| t <sub>LEPERIPH</sub>                                                          |                | 3.1 |                | 4.7 |                | 6.9  | ns   |  |  |
| t <sub>LABCARRY</sub>                                                          |                | 0.6 |                | 0.8 |                | 1.0  | ns   |  |  |
| t <sub>LABCASC</sub>                                                           |                | 0.9 |                | 1.2 |                | 1.6  | ns   |  |  |

| Table 57. EPF10K130E External Timing Parameters       Notes (1), (2) |                |     |                |      |                |      |      |  |  |
|----------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|--|--|
| Symbol                                                               | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                      | Min            | Max | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>DRR</sub>                                                     |                | 9.0 |                | 12.0 |                | 16.0 | ns   |  |  |
| t <sub>INSU</sub> (3)                                                | 1.9            |     | 2.1            |      | 3.0            |      | ns   |  |  |
| t <sub>INH</sub> (3)                                                 | 0.0            |     | 0.0            |      | 0.0            |      | ns   |  |  |
| t <sub>оитсо</sub> (3)                                               | 2.0            | 5.0 | 2.0            | 7.0  | 2.0            | 9.2  | ns   |  |  |
| t <sub>INSU</sub> (4)                                                | 0.9            |     | 1.1            |      | -              |      | ns   |  |  |
| t <sub>INH</sub> (4)                                                 | 0.0            |     | 0.0            |      | -              |      | ns   |  |  |
| t <sub>OUTCO</sub> (4)                                               | 0.5            | 4.0 | 0.5            | 6.0  | -              | -    | ns   |  |  |
| t <sub>PCISU</sub>                                                   | 3.0            |     | 6.2            |      | -              |      | ns   |  |  |
| t <sub>PCIH</sub>                                                    | 0.0            |     | 0.0            |      | -              |      | ns   |  |  |
| t <sub>PCICO</sub>                                                   | 2.0            | 6.0 | 2.0            | 6.9  | -              | -    | ns   |  |  |

| Table 76. EPF10K200S Device EAB Internal Timing Macroparameters       Note (1) |                |     |                |     |                |     |      |  |  |
|--------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                                         | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |  |
|                                                                                | Min            | Max | Min            | Мах | Min            | Max |      |  |  |
| t <sub>EABAA</sub>                                                             |                | 3.9 |                | 6.4 |                | 8.4 | ns   |  |  |
| t <sub>EABRCOMB</sub>                                                          | 3.9            |     | 6.4            |     | 8.4            |     | ns   |  |  |
| t <sub>EABRCREG</sub>                                                          | 3.6            |     | 5.7            |     | 7.6            |     | ns   |  |  |
| t <sub>EABWP</sub>                                                             | 2.1            |     | 4.0            |     | 5.3            |     | ns   |  |  |
| t <sub>EABWCOMB</sub>                                                          | 4.8            |     | 8.1            |     | 10.7           |     | ns   |  |  |
| t <sub>EABWCREG</sub>                                                          | 5.4            |     | 8.0            |     | 10.6           |     | ns   |  |  |
| t <sub>EABDD</sub>                                                             |                | 3.8 |                | 5.1 |                | 6.7 | ns   |  |  |
| t <sub>EABDATACO</sub>                                                         |                | 0.8 |                | 1.0 |                | 1.3 | ns   |  |  |
| t <sub>EABDATASU</sub>                                                         | 1.1            |     | 1.6            |     | 2.1            |     | ns   |  |  |
| t <sub>EABDATAH</sub>                                                          | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWESU</sub>                                                           | 0.7            |     | 1.1            |     | 1.5            |     | ns   |  |  |
| t <sub>EABWEH</sub>                                                            | 0.4            |     | 0.5            |     | 0.6            |     | ns   |  |  |
| t <sub>EABWDSU</sub>                                                           | 1.2            |     | 1.8            |     | 2.4            |     | ns   |  |  |
| t <sub>EABWDH</sub>                                                            | 0.0            |     | 0.0            |     | 0.0            |     | ns   |  |  |
| t <sub>EABWASU</sub>                                                           | 1.9            |     | 3.6            |     | 4.7            |     | ns   |  |  |
| t <sub>EABWAH</sub>                                                            | 0.8            |     | 0.5            |     | 0.7            |     | ns   |  |  |
| t <sub>EABWO</sub>                                                             |                | 3.1 |                | 4.4 |                | 5.8 | ns   |  |  |

| Table 77. EPF10K200S Device Interconnect Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |      |                |      |      |  |  |
|----------------------------------------------------------------------------------------------|----------------|-----|----------------|------|----------------|------|------|--|--|
| Symbol                                                                                       | -1 Speed Grade |     | -2 Speed Grade |      | -3 Speed Grade |      | Unit |  |  |
|                                                                                              | Min            | Max | Min            | Мах  | Min            | Max  |      |  |  |
| t <sub>DIN2IOE</sub>                                                                         |                | 4.4 |                | 4.8  |                | 5.5  | ns   |  |  |
| t <sub>DIN2LE</sub>                                                                          |                | 0.6 |                | 0.6  |                | 0.9  | ns   |  |  |
| t <sub>DIN2DATA</sub>                                                                        |                | 1.8 |                | 2.1  |                | 2.8  | ns   |  |  |
| t <sub>DCLK2IOE</sub>                                                                        |                | 1.7 |                | 2.0  |                | 2.8  | ns   |  |  |
| t <sub>DCLK2LE</sub>                                                                         |                | 0.6 |                | 0.6  |                | 0.9  | ns   |  |  |
| t <sub>SAMELAB</sub>                                                                         |                | 0.1 |                | 0.1  |                | 0.2  | ns   |  |  |
| t <sub>SAMEROW</sub>                                                                         |                | 3.0 |                | 4.6  |                | 5.7  | ns   |  |  |
| t <sub>SAMECOLUMN</sub>                                                                      |                | 3.5 |                | 4.9  |                | 6.4  | ns   |  |  |
| t <sub>DIFFROW</sub>                                                                         |                | 6.5 |                | 9.5  |                | 12.1 | ns   |  |  |
| t <sub>TWOROWS</sub>                                                                         |                | 9.5 |                | 14.1 |                | 17.8 | ns   |  |  |
| tLEPERIPH                                                                                    |                | 5.5 |                | 6.2  |                | 7.2  | ns   |  |  |
| t <sub>LABCARRY</sub>                                                                        |                | 0.3 |                | 0.1  |                | 0.2  | ns   |  |  |

During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

SRAM configuration elements allow FLEX 10KE devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 85 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files.

Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor.

### **Programming Files**

Despite being function- and pin-compatible, FLEX 10KE devices are not programming- or configuration file-compatible with FLEX 10K or FLEX 10KA devices. A design therefore must be recompiled before it is transferred from a FLEX 10K or FLEX 10KA device to an equivalent FLEX 10KE device. This recompilation should be performed both to create a new programming or configuration file and to check design timing in FLEX 10KE devices, which has different timing characteristics than FLEX 10K or FLEX 10KA devices.

FLEX 10KE devices are generally pin-compatible with equivalent FLEX 10KA devices. In some cases, FLEX 10KE devices have fewer I/O pins than the equivalent FLEX 10KA devices. Table 81 shows which FLEX 10KE devices have fewer I/O pins than equivalent FLEX 10KA devices. However, power, ground, JTAG, and configuration pins are the same on FLEX 10KA and FLEX 10KE devices, enabling migration from a FLEX 10KA design to a FLEX 10KE design.