



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               |                                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 5                                                                         |
| Program Memory Size        | 1.75KB (1K x 14)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 64 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 4x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 8-TSSOP, 8-MSOP (0.118", 3.00mm Width)                                    |
| Supplier Device Package    | 8-MSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12f1501-e-ms |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.0 ENHANCED MID-RANGE CPU

This family of devices contain an enhanced mid-range 8-bit CPU core. The CPU has 49 instructions. Interrupt capability includes automatic context saving. The hardware stack is 16 levels deep and has Overflow and Underflow Reset capability. Direct, Indirect, and Relative addressing modes are available. Two File Select Registers (FSRs) provide the ability to read program and data memory.

- · Automatic Interrupt Context Saving
- · 16-level Stack with Overflow and Underflow
- · File Select Registers
- Instruction Set



### FIGURE 2-1: CORE BLOCK DIAGRAM

### 2.1 Automatic Interrupt Context Saving

During interrupts, certain registers are automatically saved in shadow registers and restored when returning from the interrupt. This saves stack space and user code. See **Section 7.5 "Automatic Context Saving"**, for more information.

### 2.2 16-Level Stack with Overflow and Underflow

These devices have a hardware stack memory 15 bits wide and 16 words deep. A Stack Overflow or Underflow will set the appropriate bit (STKOVF or STKUNF) in the PCON register, and if enabled, will cause a software Reset. See **Section 3.5 "Stack"** for more details.

# 2.3 File Select Registers

There are two 16-bit File Select Registers (FSR). FSRs can access all file registers and program memory, which allows one Data Pointer for all memory. When an FSR points to program memory, there is one additional instruction cycle in instructions using INDF to allow the data to be fetched. General purpose memory can now also be addressed linearly, providing the ability to access contiguous data larger than 80 bytes. There are also new instructions to support the FSRs. See **Section 3.6 "Indirect Addressing"** for more details.

# 2.4 Instruction Set

There are 49 instructions for the enhanced mid-range CPU to support the features of the CPU. See **Section 26.0 "Instruction Set Summary**" for more details.

### 3.3.2 SPECIAL FUNCTION REGISTER

The Special Function Registers are registers used by the application to control the desired operation of peripheral functions in the device. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses x0Ch/x8Ch through x1Fh/x9Fh). The registers associated with the operation of the peripherals are described in the appropriate peripheral chapter of this data sheet.

### 3.3.3 GENERAL PURPOSE RAM

There are up to 80 bytes of GPR in each data memory bank. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses x0Ch/x8Ch through x1Fh/x9Fh).

### 3.3.3.1 Linear Access to GPR

The general purpose RAM can be accessed in a non-banked method via the FSRs. This can simplify access to large memory structures. See **Section 3.6.2** "Linear Data Memory" for more information.

### 3.3.4 COMMON RAM

There are 16 bytes of common RAM accessible from all banks.

### FIGURE 3-2: BANKED MEMORY PARTITIONING

|                   | Rev. 10-000041A<br>7/30/2013                     |
|-------------------|--------------------------------------------------|
| 7-bit Bank Offset | Memory Region                                    |
| 00h<br>0Bh        | Core Registers<br>(12 bytes)                     |
| 0Ch<br>1Fh        | Special Function Registers<br>(20 bytes maximum) |
| 6Fh               | General Purpose RAM<br>(80 bytes maximum)        |
| 70h<br>7Fh        | Common RAM<br>(16 bytes)                         |

#### SPECIAL FUNCTION REGISTER SUMMARY **TABLE 3-5:**

| Address            | Name       | Bit 7        | Bit 6            | Bit 5          | Bit 4           | Bit 3                   | Bit 2   | Bit 1   | Bit 0   | Value on POR, BOR | Value on all<br>other<br>Resets |
|--------------------|------------|--------------|------------------|----------------|-----------------|-------------------------|---------|---------|---------|-------------------|---------------------------------|
| Bank 0             |            |              |                  |                |                 |                         |         |         |         |                   |                                 |
| 00Ch               | PORTA      |              | _                | RA5            | RA4             | RA3                     | RA2     | RA1     | RA0     | xx xxxx           | xx xxxx                         |
| 00Dh<br>to<br>010h | _          | Unimplemen   | ted              |                |                 |                         |         |         |         | _                 | _                               |
| 011h               | PIR1       | TMR1GIF      | ADIF             | _              | _               | _                       | _       | TMR2IF  | TMR1IF  | 0000              | 0000                            |
| 012h               | PIR2       | _            | _                | C1IF           | _               | _                       | NCO1IF  | _       | _       | 00                | 00                              |
| 013h               | PIR3       | —            | _                | —              | —               | _                       | _       | CLC2IF  | CLC1IF  | 00                | 00                              |
| 014h               | —          | Unimplemen   | ted              |                |                 |                         |         |         |         | _                 | _                               |
| 015h               | TMR0       | Holding Reg  | ister for the 8- | bit Timer0 C   | ount            |                         |         |         |         | xxxx xxxx         | uuuu uuuu                       |
| 016h               | TMR1L      | Holding Reg  | ister for the Le | east Significa | int Byte of the | e 16-bit TMR            | 1 Count |         |         | xxxx xxxx         | uuuu uuuu                       |
| 017h               | TMR1H      | Holding Reg  | ister for the M  | ost Significa  | nt Byte of the  | 16-bit TMR1             | Count   |         |         | xxxx xxxx         | uuuu uuuu                       |
| 018h               | T1CON      | TMR1C        | S<1:0>           | T1CKP          | PS<1:0>         | —                       | T1SYNC  | —       | TMR10N  | 0000 -0-0         | uuuu -u-u                       |
| 019h               | T1GCON     | TMR1GE       | T1GPOL           | T1GTM          | T1GSPM          | T <u>1GGO</u> /<br>DONE | T1GVAL  | T1GS    | S<1:0>  | 0000 0x00         | uuuu uxuu                       |
| 01Ah               | TMR2       | Timer2 Modu  | ule Register     |                |                 |                         |         |         |         | 0000 0000         | 0000 0000                       |
| 01Bh               | PR2        | Timer2 Perio | d Register       |                |                 |                         |         |         |         | 1111 1111         | 1111 1111                       |
| 01Ch               | T2CON      | —            |                  | T2OUTF         | PS<3:0>         |                         | TMR2ON  | T2CKI   | PS<1:0> | -000 0000         | -000 0000                       |
| 01Dh<br>to<br>01Fh | _          | Unimplemen   | ted              |                |                 |                         |         |         |         | _                 | _                               |
| Bank 1             |            |              |                  | 1              | I               |                         | 1       | -       |         | 1                 |                                 |
| 08Ch               | TRISA      | —            | —                | TRISA5         | TRISA4          | _(2)                    | TRISA2  | TRISA1  | TRISA0  | 11 1111           | 11 1111                         |
| 08Dh<br>to<br>090h | _          | Unimplemen   | ted              |                |                 |                         |         |         |         | -                 | _                               |
| 091h               | PIE1       | TMR1GIE      | ADIE             | —              | —               | —                       | —       | TMR2IE  | TMR1IE  | 0000              | 0000                            |
| 092h               | PIE2       | _            | _                | C1IE           | _               | _                       | NCO1IE  | _       | _       | 00                | 00                              |
| 093h               | PIE3       |              | _                | —              | —               | _                       | _       | CLC2IE  | CLC1IE  | 00                | 00                              |
| 094h               | —          | Unimplemen   | ted              |                | 1               |                         | 1       |         |         | —                 | —                               |
| 095h               | OPTION_REG | WPUEN        | INTEDG           | TMR0CS         | TMR0SE          | PSA                     |         | PS<2:0> |         | 1111 1111         | 1111 1111                       |
| 096h               | PCON       | STKOVF       | STKUNF           | —              | RWDT            | RMCLR                   | RI      | POR     | BOR     | 00-1 11qq         | qq-q qquu                       |
| 097h               | WDTCON     | —            | —                |                |                 | WDTPS<4:0               | >       |         | SWDTEN  | 01 0110           | 01 0110                         |
| 098h               | —          | Unimplemen   | Jnimplemented    |                |                 |                         |         |         |         | -                 | —                               |
| 099h               | OSCCON     | —            |                  | IRCF           | <3:0>           |                         | —       | SCS     | i<1:0>  | -011 1-00         | -011 1-00                       |
| 09Ah               | OSCSTAT    | —            | —                | —              | HFIOFR          | —                       | —       | LFIOFR  | HFIOFS  | 000               | ddd                             |
| 09Bh               | ADRESL     | ADC Result   | Register Low     |                |                 |                         |         |         |         | XXXX XXXX         | uuuu uuuu                       |
| 09Ch               | ADRESH     | ADC Result   | Register High    |                |                 |                         |         |         |         | xxxx xxxx         | uuuu uuuu                       |
| 09Dh               | ADCON0     | —            |                  |                | CHS<4:0>        |                         |         | GO/DONE | ADON    | -000 0000         | -000 0000                       |
| 09Eh               | ADCON1     | ADFM         |                  | ADCS<2:0>      |                 | —                       | —       | ADPR    | EF<1:0> | 000000            | 000000                          |
| 09Fh               | ADCON2     |              | TRIGSE           | L<3:0>         |                 | —                       | —       | _       | _       | 0000              | 0000                            |

 Legend:
 x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.

 Note
 1:
 PIC12F1501 only.

 2:
 Unimplemented, read as '1'.

#### 3.6.1 TRADITIONAL DATA MEMORY

The traditional data memory is a region from FSR address 0x000 to FSR address 0xFFF. The addresses correspond to the absolute addresses of all SFR, GPR and common registers.

### FIGURE 3-9: TRADITIONAL DATA MEMORY MAP





FIGURE 5-1: SIMPLIFIED PIC<sup>®</sup> MCU CLOCK SOURCE BLOCK DIAGRAM

# 7.6 Register Definitions: Interrupt Control

#### R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R-0/0 GIE<sup>(1)</sup> PEIE<sup>(2)</sup> IOCIF<sup>(3)</sup> INTF TMR0IE INTE IOCIE TMR0IF bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n/n = Value at POR and BOR/Value at all other Resets u = Bit is unchanged x = Bit is unknown '0' = Bit is cleared '1' = Bit is set GIE: Global Interrupt Enable bit<sup>(1)</sup> bit 7 1 = Enables all active interrupts 0 = Disables all interrupts bit 6 PEIE: Peripheral Interrupt Enable bit<sup>(2)</sup> 1 = Enables all active peripheral interrupts 0 = Disables all peripheral interrupts TMR0IE: Timer0 Overflow Interrupt Enable bit bit 5 1 = Enables the Timer0 interrupt 0 = Disables the Timer0 interrupt **INTE:** INT External Interrupt Enable bit bit 4 1 = Enables the INT external interrupt 0 = Disables the INT external interrupt bit 3 IOCIE: Interrupt-on-Change Enable bit 1 = Enables the interrupt-on-change 0 = Disables the interrupt-on-change TMR0IF: Timer0 Overflow Interrupt Flag bit bit 2 1 = TMR0 register has overflowed 0 = TMR0 register did not overflow bit 1 INTF: INT External Interrupt Flag bit 1 = The INT external interrupt occurred 0 = The INT external interrupt did not occur IOCIF: Interrupt-on-Change Interrupt Flag bit<sup>(3)</sup> bit 0 1 = When at least one of the interrupt-on-change pins changed state 0 = None of the interrupt-on-change pins have changed state Note 1: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

### REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER

- 2: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.
- **3:** The IOCIF Flag bit is read-only and cleared when all the interrupt-on-change flags in the IOCxF registers have been cleared by software.

| U-0          | U-0                   | R/W-0/0           | U-0             | U-0          | R/W-0/0          | U-0              | U-0         |
|--------------|-----------------------|-------------------|-----------------|--------------|------------------|------------------|-------------|
|              | —                     | C1IF              | _               | _            | NCO1IF           | —                | —           |
| bit 7        | ÷                     |                   |                 | •            | •                |                  | bit 0       |
|              |                       |                   |                 |              |                  |                  |             |
| Legend:      |                       |                   |                 |              |                  |                  |             |
| R = Read     | able bit              | W = Writable      | bit             | U = Unimplei | mented bit, read | as '0'           |             |
| u = Bit is   | unchanged             | x = Bit is unkr   | nown            | -n/n = Value | at POR and BO    | R/Value at all c | ther Resets |
| '1' = Bit is | set                   | '0' = Bit is clea | ared            |              |                  |                  |             |
|              |                       |                   |                 |              |                  |                  |             |
| bit 7-6      | Unimpleme             | nted: Read as '   | כי              |              |                  |                  |             |
| bit 5        | C1IF: Compa           | arator C1 Interru | ipt Flag bit    |              |                  |                  |             |
|              | 1 = Interrupt         | is pending        |                 |              |                  |                  |             |
|              | 0 = Interrupt         | is not pending    |                 |              |                  |                  |             |
| bit 4-3      | Unimpleme             | nted: Read as '   | כ'              |              |                  |                  |             |
| bit 2        | NCO1IF: Nu            | merically Contro  | olled Oscillato | r Flag bit   |                  |                  |             |
|              | 1 = Interrupt         | is pending        |                 |              |                  |                  |             |
|              | 0 = Interrupt         | is not pending    |                 |              |                  |                  |             |
| bit 1-0      | Unimpleme             | nted: Read as '   | כי              |              |                  |                  |             |
|              |                       |                   |                 |              |                  |                  |             |
| Note:        | Interrupt flag bits a | are set when an   | interrupt       |              |                  |                  |             |
|              | condition occurs,     | regardless of the | e state of      |              |                  |                  |             |
|              | its corresponding     | enable bit or th  | e Global        |              |                  |                  |             |
|              | Interrupt Enable      | bit, GIE of the   |                 |              |                  |                  |             |
|              | appropriate interr    | iware should en   | sure the        |              |                  |                  |             |
|              | to enabling an inte   | errunt            |                 |              |                  |                  |             |

# REGISTER 7-6: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2

### 10.2.3 ERASING FLASH PROGRAM MEMORY

While executing code, program memory can only be erased by rows. To erase a row:

- 1. Load the PMADRH:PMADRL register pair with any address within the row to be erased.
- 2. Clear the CFGS bit of the PMCON1 register.
- 3. Set the FREE and WREN bits of the PMCON1 register.
- 4. Write 55h, then AAh, to PMCON2 (Flash programming unlock sequence).
- 5. Set control bit WR of the PMCON1 register to begin the erase operation.

See Example 10-2.

After the "BSF PMCON1, WR" instruction, the processor requires two cycles to set up the erase operation. The user must place two NOP instructions immediately following the WR bit set instruction. The processor will halt internal operations for the typical 2 ms erase time. This is not Sleep mode as the clocks and peripherals will continue to run. After the erase cycle, the processor will resume operation with the third instruction after the PMCON1 write instruction.

### FIGURE 10-4:

#### FLASH PROGRAM MEMORY ERASE FLOWCHART



# 10.2.4 WRITING TO FLASH PROGRAM MEMORY

Program memory is programmed using the following steps:

- 1. Load the address in PMADRH:PMADRL of the row to be programmed.
- 2. Load each write latch with data.
- 3. Initiate a programming operation.
- 4. Repeat steps 1 through 3 until all data is written.

Before writing to program memory, the word(s) to be written must be erased or previously unwritten. Program memory can only be erased one row at a time. No automatic erase occurs upon the initiation of the write.

Program memory can be written one or more words at a time. The maximum number of words written at one time is equal to the number of write latches. See Figure 10-5 (row writes to program memory with 16 write latches) for more details.

The write latches are aligned to the Flash row address boundary defined by the upper 10-bits of PMADRH:PMADRL, (PMADRH<6:0>:PMADRL<7:5>) with the lower five bits of PMADRL, (PMADRL<7:0>) determining the write latch being loaded. Write operations do not cross these boundaries. At the completion of a program memory write operation, the data in the write latches is reset to contain 0x3FFF. The following steps should be completed to load the write latches and program a row of program memory. These steps are divided into two parts. First, each write latch is loaded with data from the PMDATH:PMDATL using the unlock sequence with LWLO = 1. When the last word to be loaded into the write latch is ready, the LWLO bit is cleared and the unlock sequence executed. This initiates the programming operation, writing all the latches into Flash program memory.

| Note: | The special unlock sequence is required       |
|-------|-----------------------------------------------|
|       | to load a write latch with data or initiate a |
|       | Flash programming operation. If the           |
|       | unlock sequence is interrupted, writing to    |
|       | the latches or program memory will not be     |
|       | initiated.                                    |

- 1. Set the WREN bit of the PMCON1 register.
- 2. Clear the CFGS bit of the PMCON1 register.
- 3. Set the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '1', the write sequence will only load the write latches and will not initiate the write to Flash program memory.
- 4. Load the PMADRH:PMADRL register pair with the address of the location to be written.
- 5. Load the PMDATH:PMDATL register pair with the program memory data to be written.
- Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The write latch is now loaded.
- 7. Increment the PMADRH:PMADRL register pair to point to the next location.
- 8. Repeat steps 5 through 7 until all but the last write latch has been loaded.
- Clear the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '0', the write sequence will initiate the write to Flash program memory.
- 10. Load the PMDATH:PMDATL register pair with the program memory data to be written.
- Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The entire program memory latch content is now written to Flash program memory.
- Note: The program memory write latches are reset to the blank state (0x3FFF) at the completion of every write or erase operation. As a result, it is not necessary to load all the program memory write latches. Unloaded latches will remain in the blank state.

An example of the complete write sequence is shown in Example 10-3. The initial address is loaded into the PMADRH:PMADRL register pair; the data is loaded using indirect addressing.

| W-0/0            | W-0/0    | W-0/0             | W-0/0     | W-0/0          | W-0/0            | W-0/0            | W-0/0        |
|------------------|----------|-------------------|-----------|----------------|------------------|------------------|--------------|
|                  |          | Prog              | ram Memor | y Control Regi | ster 2           |                  |              |
| bit 7            |          |                   |           |                |                  |                  | bit 0        |
|                  |          |                   |           |                |                  |                  |              |
| Legend:          |          |                   |           |                |                  |                  |              |
| R = Readable I   | bit      | W = Writable b    | oit       | U = Unimple    | emented bit, rea | d as '0'         |              |
| S = Bit can only | y be set | x = Bit is unkn   | own       | -n/n = Value   | at POR and BC    | R/Value at all o | other Resets |
| '1' = Bit is set |          | '0' = Bit is clea | ared      |                |                  |                  |              |

# REGISTER 10-6: PMCON2: PROGRAM MEMORY CONTROL 2 REGISTER

#### bit 7-0 Flash Memory Unlock Pattern bits

To unlock writes, a 55h must be written first, followed by an AAh, before setting the WR bit of the PMCON1 register. The value written to this register is used to unlock the writes. There are specific timing requirements on these writes.

### TABLE 10-3: SUMMARY OF REGISTERS ASSOCIATED WITH FLASH PROGRAM MEMORY

| Name   | Bit 7                             | Bit 6            | Bit 5       | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 | Register on<br>Page |
|--------|-----------------------------------|------------------|-------------|-------|-------|--------|-------|-------|---------------------|
| INTCON | GIE                               | PEIE             | TMR0IE      | INTE  | IOCIE | TMR0IF | INTF  | IOCIF | 64                  |
| PMCON1 | _(1)                              | CFGS             | LWLO        | FREE  | WRERR | WREN   | WR    | RD    | 93                  |
| PMCON2 | Program Memory Control Register 2 |                  |             |       |       |        |       |       | 94                  |
| PMADRL | PMADRL<7:0>                       |                  |             |       |       |        |       |       | 92                  |
| PMADRH | _(1)                              | _(1) PMADRH<6:0> |             |       |       |        |       |       | 92                  |
| PMDATL |                                   | PMDATL<7:0>      |             |       |       |        |       |       | 92                  |
| PMDATH |                                   | _                | PMDATH<5:0> |       |       |        |       |       |                     |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by Flash program memory.

**Note 1:** Unimplemented, read as '1'.

### TABLE 10-4: SUMMARY OF CONFIGURATION WORD WITH RESETS

| Name    | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4   | Bit 11/3  | Bit 10/2 | Bit 9/1   | Bit 8/0 | Register<br>on Page |
|---------|------|---------|---------|----------|------------|-----------|----------|-----------|---------|---------------------|
|         | 13:8 |         | —       | —        | - CLKOUTEN |           | BORE     | N<1:0> —  |         | 20                  |
| CONFIGT | 7:0  | CP      | MCLRE   | PWRTE    | WE         | WDTE<1:0> |          | FOSC<1:0> |         | 38                  |
| 0015100 | 13:8 | _       | _       | LVP      | DEBUG      | LPBOR     | BORV     | STVREN    | —       | 00                  |
| CONFIG2 | 7:0  | _       | _       | _        | _          | —         | —        | WRT       | <1:0>   | 39                  |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Resets.

| Name   | Bit 7      | Bit 6        | Bit 5     | Bit 4    | Bit 3 | Bit 2   | Bit 1   | Bit 0  | Register<br>on Page |
|--------|------------|--------------|-----------|----------|-------|---------|---------|--------|---------------------|
| ADCON0 | —          |              |           | CHS<4:0> |       |         | GO/DONE | ADON   | 116                 |
| ADCON1 | ADFM       |              | ADCS<2:0> |          | —     | —       | ADPRE   | F<1:0> | 117                 |
| ADCON2 |            | TRIGSE       | EL<3:0>   |          | —     | _       | —       | —      | 118                 |
| ADRESH | ADC Result | Register Hig | h         |          |       |         |         |        | 119, 120            |
| ADRESL | ADC Result | Register Lov | v         |          |       |         |         |        | 119, 120            |
| ANSELA | _          | _            | —         | ANSA4    | —     | ANSA2   | ANSA1   | ANSA0  | 99                  |
| INTCON | GIE        | PEIE         | TMR0IE    | INTE     | IOCIE | TMR0IF  | INTF    | IOCIF  | 64                  |
| PIE1   | TMR1GIE    | ADIE         | —         | —        | —     | —       | TMR2IE  | TMR1IE | 65                  |
| PIR1   | TMR1GIF    | ADIF         | —         | —        | —     | _       | TMR2IF  | TMR1IF | 68                  |
| TRISA  | _          | _            | TRISA5    | TRISA4   | —(1)  | TRISA2  | TRISA1  | TRISA0 | 98                  |
| FVRCON | FVREN      | FVRRDY       | TSEN      | TSRNG    | CDAFV | /R<1:0> | ADFVI   | R<1:0> | 107                 |

TABLE 15-3: SUMMARY OF REGISTERS ASSOCIATED WITH ADC

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends on condition. Shaded cells are not used for ADC module.

**Note 1:** Unimplemented, read as '1'.

### 16.1 Output Voltage Selection

The DAC has 32 voltage level ranges. The 32 levels are set with the DACR<4:0> bits of the DACxCON1 register.

The DAC output voltage can be determined by using Equation 16-1.

### 16.2 Ratiometric Output Level

The DAC output value is derived using a resistor ladder with each end of the ladder tied to a positive and negative voltage reference input source. If the voltage of either input source fluctuates, a similar fluctuation will result in the DAC output value.

The value of the individual resistors within the ladder can be found in Table 27-14.

# 16.3 DAC Voltage Reference Output

The unbuffered DAC voltage can be output to the DACxOUTn pin(s) by setting the respective DACOEn bit(s) of the DACxCON0 register. Selecting the DAC reference voltage for output on either DACxOUTn pin automatically overrides the digital output buffer, the weak pull-up and digital input threshold detector functions of that pin.

Reading the DACxOUTn pin when it has been configured for DAC reference voltage output will always return a '0'.

**Note:** The unbuffered DAC output (DACxOUTn) is not intended to drive an external load.

# 16.4 Operation During Sleep

When the device wakes up from Sleep through an interrupt or a Watchdog Timer time-out, the contents of the DACxCON0 register are not affected. To minimize current consumption in Sleep mode, the voltage reference should be disabled.

# 16.5 Effects of a Reset

A device Reset affects the following:

- · DACx is disabled.
- DACx output voltage is removed from the DACxOUTn pin(s).
- The DACR<4:0> range select bits are cleared.

### EQUATION 16-1: DAC OUTPUT VOLTAGE

### <u>IF DACEN = 1</u>

$$DACx\_output = \left( (VSOURCE+ - VSOURCE-) \times \frac{DACR[4:0]}{2^5} \right) + VSOURCE-$$

**Note:** See the DACxCON0 register for the available VSOURCE+ and VSOURCE- selections.

### 17.4 Comparator Hysteresis

A selectable amount of separation voltage can be added to the input pins of each comparator to provide a hysteresis function to the overall operation. Hysteresis is enabled by setting the CxHYS bit of the CMxCON0 register.

See **Section 27.0 "Electrical Specifications"** for more information.

### 17.5 Timer1 Gate Operation

The output resulting from a comparator operation can be used as a source for gate control of Timer1. See **Section 19.5 "Timer1 Gate"** for more information. This feature is useful for timing the duration or interval of an analog event.

It is recommended that the comparator output be synchronized to Timer1. This ensures that Timer1 does not increment while a change in the comparator is occurring.

### 17.5.1 COMPARATOR OUTPUT SYNCHRONIZATION

The output from the Cx comparator can be synchronized with Timer1 by setting the CxSYNC bit of the CMxCON0 register.

Once enabled, the comparator output is latched on the falling edge of the Timer1 source clock. If a prescaler is used with Timer1, the comparator output is latched after the prescaling function. To prevent a race condition, the comparator output is latched on the falling edge of the Timer1 clock source and Timer1 increments on the rising edge of its clock source. See the Comparator Block Diagram (Figure 17-2) and the Timer1 Block Diagram (Figure 19-2) for more information.

# 17.6 Comparator Interrupt

An interrupt can be generated upon a change in the output value of the comparator for each comparator, a rising edge detector and a falling edge detector are present.

When either edge detector is triggered and its associated enable bit is set (CxINTP and/or CxINTN bits of the CMxCON1 register), the Corresponding Interrupt Flag bit (CxIF bit of the PIR2 register) will be set.

To enable the interrupt, you must set the following bits:

- CxON, CxPOL and CxSP bits of the CMxCON0
   register
- CxIE bit of the PIE2 register
- CxINTP bit of the CMxCON1 register (for a rising edge detection)
- CxINTN bit of the CMxCON1 register (for a falling edge detection)
- · PEIE and GIE bits of the INTCON register

The associated interrupt flag bit, CxIF bit of the PIR2 register, must be cleared in software. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

| Note: | Although a comparator is disabled, an      |
|-------|--------------------------------------------|
|       | interrupt can be generated by changing     |
|       | the output polarity with the CxPOL bit of  |
|       | the CMxCON0 register, or by switching      |
|       | the comparator on or off with the CxON bit |
|       | of the CMxCON0 register.                   |

# 17.7 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the Comparator and Voltage Reference Specifications in **Section 27.0 "Electrical Specifications"** for more details.



# 26.0 INSTRUCTION SET SUMMARY

Each instruction is a 14-bit word containing the operation code (opcode) and all required operands. The opcodes are broken into three broad categories.

- · Byte Oriented
- · Bit Oriented
- · Literal and Control

The literal and control category contains the most varied instruction word format.

Table 26-3 lists the instructions recognized by the MPASM  $^{\rm TM}$  assembler.

All instructions are executed within a single instruction cycle, with the following exceptions, which may take two or three cycles:

- Subroutine takes two cycles (CALL, CALLW)
- Returns from interrupts or subroutines take two cycles (RETURN, RETLW, RETFIE)
- Program branching takes two cycles (GOTO, BRA, BRW, BTFSS, BTFSC, DECFSZ, INCSFZ)
- One additional instruction cycle will be used when any instruction references an indirect file register and the file select register is pointing to program memory.

One instruction cycle consists of 4 oscillator cycles; for an oscillator frequency of 4 MHz, this gives a nominal instruction execution rate of 1 MHz.

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

# 26.1 Read-Modify-Write Operations

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

### TABLE 26-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                       |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                              |
| W     | Working register (accumulator)                                                                                                                                                    |
| b     | Bit address within an 8-bit file register                                                                                                                                         |
| k     | Literal field, constant data or label                                                                                                                                             |
| x     | Don't care location (= $0$ or 1).<br>The assembler will generate code with x = $0$ .<br>It is the recommended form of use for<br>compatibility with all Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                                     |
| n     | FSR or INDF number. (0-1)                                                                                                                                                         |
| mm    | Pre-post increment-decrement mode selection                                                                                                                                       |

# TABLE 26-2:ABBREVIATIONDESCRIPTIONS

| Field | Description     |
|-------|-----------------|
| PC    | Program Counter |
| TO    | Time-Out bit    |
| С     | Carry bit       |
| DC    | Digit Carry bit |
| Z     | Zero bit        |
| PD    | Power-Down bit  |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                               |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                                                   |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                                                                    |
| Operation:       | (f) - 1 $\rightarrow$ (destination);<br>skip if result = 0                                                                                                                                                                                                                                                                           |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                 |
| Description:     | The contents of register 'f' are decre-<br>mented. If 'd' is '0', the result is placed<br>in the W register. If 'd' is '1', the result<br>is placed back in register 'f'.<br>If the result is '1', the next instruction is<br>executed. If the result is '0', then a<br>NOP is executed instead, making it a<br>2-cycle instruction. |

| GOTO             | Unconditional Branch                                                                                                                                                                    |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                 |  |  |  |  |  |
| Operands:        | $0 \le k \le 2047$                                                                                                                                                                      |  |  |  |  |  |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<6:3> $\rightarrow$ PC<14:11>                                                                                                                         |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                    |  |  |  |  |  |
| Description:     | GOTO is an unconditional branch. The<br>11-bit immediate value is loaded into<br>PC bits <10:0>. The upper bits of PC<br>are loaded from PCLATH<4:3>. GOTO<br>is a 2-cycle instruction. |  |  |  |  |  |

| INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (destination),<br>skip if result = 0                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Description:     | The contents of register 'f' are incre-<br>mented. If 'd' is '0', the result is placed<br>in the W register. If 'd' is '1', the result<br>is placed back in register 'f'.<br>If the result is '1', the next instruction is<br>executed. If the result is '0', a NOP is<br>executed instead, making it a 2-cycle<br>instruction. |  |  |  |  |  |

| IORLW            | Inclusive OR literal with W                                                                                        |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                           |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                  |  |  |  |  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                       |  |  |  |  |
| Status Affected: | Z                                                                                                                  |  |  |  |  |
| Description:     | The contents of the W register are<br>OR'ed with the 8-bit literal 'k'. The<br>result is placed in the W register. |  |  |  |  |

| INCF             | Increment f                                                                                                                                                               |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] INCF f,d                                                                                                                                                          |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                         |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (destination)                                                                                                                                       |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                         |  |  |  |  |
| Description:     | The contents of register 'f' are incre-<br>mented. If 'd' is '0', the result is placed<br>in the W register. If 'd' is '1', the result<br>is placed back in register 'f'. |  |  |  |  |

| IORWF            | Inclusive OR W with f                                                                                                                                                          |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] IORWF f,d                                                                                                                                                     |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                    |  |  |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                              |  |  |  |  |  |
| Description:     | Inclusive OR the W register with regis-<br>ter 'f'. If 'd' is '0', the result is placed in<br>the W register. If 'd' is ' $1$ ', the result is<br>placed back in register 'f'. |  |  |  |  |  |

| SWAPF            | Swap Nibbles in f                                                                                                                                                                 |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                                 |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                       |  |  |  |  |  |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                           |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                              |  |  |  |  |  |
| Description:     | The upper and lower nibbles of regis-<br>ter 'f' are exchanged. If 'd' is '0', the<br>result is placed in the W register. If 'd'<br>is '1', the result is placed in register 'f'. |  |  |  |  |  |

| XORLW            | Exclusive OR literal with W                                                                                            |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                               |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                      |  |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                          |  |  |  |  |  |
| Status Affected: | Z                                                                                                                      |  |  |  |  |  |
| Description:     | The contents of the W register are<br>XOR'ed with the 8-bit<br>literal 'k'. The result is placed in the<br>W register. |  |  |  |  |  |

| TRIS             | Load TRIS Register with W                                                                                                                            |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] TRIS f                                                                                                                                       |  |  |  |  |
| Operands:        | $5 \leq f \leq 7$                                                                                                                                    |  |  |  |  |
| Operation:       | (W) $\rightarrow$ TRIS register 'f'                                                                                                                  |  |  |  |  |
| Status Affected: | None                                                                                                                                                 |  |  |  |  |
| Description:     | Move data from W register to TRIS<br>register.<br>When 'f' = 5, TRISA is loaded.<br>When 'f' = 6, TRISB is loaded.<br>When 'f' = 7, TRISC is loaded. |  |  |  |  |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] XORWF f,d                                                                                                                                                               |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                              |  |  |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                               |  |  |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |  |  |

# TABLE 27-10:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER<br/>AND BROWN-OUT RESET PARAMETERS

| Standard Operating Conditions (unless otherwise stated) |        |                                                          |      |      |      |       |                                          |
|---------------------------------------------------------|--------|----------------------------------------------------------|------|------|------|-------|------------------------------------------|
| Param.<br>No.                                           | Sym.   | Characteristic                                           | Min. | Тур† | Max. | Units | Conditions                               |
| 30                                                      | TMCL   | MCLR Pulse Width (low)                                   | 2    |      |      | μS    |                                          |
| 31                                                      | TWDTLP | Low-Power Watchdog Timer<br>Time-out Period              | 10   | 16   | 27   | ms    | VDD = 3.3V-5V,<br>1:512 Prescaler used   |
| 33*                                                     | TPWRT  | Power-up Timer Period                                    | 40   | 65   | 140  | ms    | PWRTE = 0                                |
| 34*                                                     | Tioz   | I/O high-impedance from MCLR Low or Watchdog Timer Reset |      |      | 2.0  | μS    |                                          |
| 35                                                      | VBOR   | Brown-out Reset Voltage <sup>(1)</sup>                   | 2.55 | 2.70 | 2.85 | V     | BORV = 0                                 |
|                                                         |        |                                                          | 2.35 | 2.45 | 2.58 | V     | BORV = 1 (PIC12F1501)                    |
|                                                         |        |                                                          | 1.80 | 1.90 | 2.05 | V     | BORV = 1 (PIC12LF1501)                   |
| 36*                                                     | VHYST  | Brown-out Reset Hysteresis                               | 0    | 25   | 75   | mV    | $-40^{\circ}C \leq TA \leq +85^{\circ}C$ |
| 37*                                                     | TBORDC | Brown-out Reset DC Response Time                         | 1    | 16   | 35   | μS    | $VDD \leq VBOR$                          |
| 38                                                      | VLPBOR | Low-Power Brown-Out Reset Voltage                        | 1.8  | 2.1  | 2.5  | V     | LPBOR = 1                                |

These parameters are characterized but not tested.

\*

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### FIGURE 27-9: BROWN-OUT RESET TIMING AND CHARACTERISTICS



Note 1: To ensure these voltage tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.







