



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | -                                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 5                                                                          |
| Program Memory Size        | 1.75KB (1K x 14)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 64 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 4x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 8-UFDFN Exposed Pad                                                        |
| Supplier Device Package    | 8-UDFN (2x3)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12f1501t-i-mu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.0 MEMORY ORGANIZATION

These devices contain the following types of memory:

- Program Memory
  - Configuration Words
  - Device ID
  - User ID
  - Flash Program Memory
- Data Memory
  - Core Registers
  - Special Function Registers
  - General Purpose RAM
  - Common RAM

The following features are associated with access and control of program memory and data memory:

- PCL and PCLATH
- Stack
- Indirect Addressing

## 3.1 Program Memory Organization

The enhanced mid-range core has a 15-bit program counter capable of addressing a  $32K \times 14$  program memory space. Table 3-1 shows the memory sizes implemented. Accessing a location above these boundaries will cause a wrap-around within the implemented memory space. The Reset vector is at 0000h and the interrupt vector is at 0004h (See Figure 3-1).

## 3.2 High-Endurance Flash

This device has a 128 byte section of high-endurance program Flash memory (PFM) in lieu of data EEPROM. This area is especially well suited for nonvolatile data storage that is expected to be updated frequently over the life of the end product. See Section 10.2 "Flash **Program Memory Overview**" for more information on writing data to PFM. See Section 3.2.1.2 "Indirect **Read with FSR**" for more information about using the FSR registers to read byte data stored in PFM.

#### TABLE 3-1:DEVICE SIZES AND ADDRESSES

| Device                    | Program Memory | Last Program Memory | High-Endurance Flash                |
|---------------------------|----------------|---------------------|-------------------------------------|
|                           | Space (Words)  | Address             | Memory Address Range <sup>(1)</sup> |
| PIC12LF1501<br>PIC12F1501 | 1,024          | 03FFh               | 0380h-03FFh                         |

Note 1: High-endurance Flash applies to low byte of each address in the range.

#### 3.6.2 LINEAR DATA MEMORY

The linear data memory is the region from FSR address 0x2000 to FSR address 0x29AF. This region is a virtual region that points back to the 80-byte blocks of GPR memory in all the banks.

Unimplemented memory reads as 0x00. Use of the linear data memory region allows buffers to be larger than 80 bytes because incrementing the FSR beyond one bank will go directly to the GPR memory of the next bank.

The 16 bytes of common memory are not included in the linear data memory region.

FIGURE 3-10: LINEAR DATA MEMORY MAP



#### 3.6.3 PROGRAM FLASH MEMORY

To make constant data access easier, the entire program Flash memory is mapped to the upper half of the FSR address space. When the MSb of FSRnH is set, the lower 15 bits are the address in program memory which will be accessed through INDF. Only the lower eight bits of each memory location is accessible via INDF. Writing to the program Flash memory cannot be accomplished via the FSR/INDF interface. All instructions that access program Flash memory via the FSR/INDF interface will require one additional instruction cycle to complete.





| U-0              | U-0                                                           | U-0               | U-0            | U-0            | U-0              | R/W-0/0          | R/W-0/0     |
|------------------|---------------------------------------------------------------|-------------------|----------------|----------------|------------------|------------------|-------------|
|                  |                                                               | —                 | _              | _              |                  | CLC2IE           | CLC1IE      |
| bit 7            |                                                               |                   |                |                |                  |                  | bit 0       |
|                  |                                                               |                   |                |                |                  |                  |             |
| Legend:          |                                                               |                   |                |                |                  |                  |             |
| R = Readable     | bit                                                           | W = Writable      | bit            | U = Unimpler   | nented bit, read | as '0'           |             |
| u = Bit is uncha | anged                                                         | x = Bit is unkr   | iown           | -n/n = Value a | at POR and BO    | R/Value at all o | ther Resets |
| '1' = Bit is set |                                                               | '0' = Bit is clea | ared           |                |                  |                  |             |
|                  |                                                               |                   |                |                |                  |                  |             |
| bit 7-2          | Unimplement                                                   | ted: Read as '    | )'             |                |                  |                  |             |
| bit 1            | CLC2IE: Cont                                                  | figurable Logic   | Block 2 Interr | upt Enable bit |                  |                  |             |
|                  | 1 = Enables t                                                 | the CLC 2 inter   | rupt           |                |                  |                  |             |
|                  | 0 = Disables the CLC 2 interrupt                              |                   |                |                |                  |                  |             |
| bit 0            | bit 0 CLC1IE: Configurable Logic Block 1 Interrupt Enable bit |                   |                |                |                  |                  |             |
|                  | 1 = Enables the CLC 1 interrupt                               |                   |                |                |                  |                  |             |
|                  | 0 = Disables                                                  | the CLC 1 inte    | rrupt          |                |                  |                  |             |
|                  |                                                               |                   |                |                |                  |                  |             |
| Note: Bit        | PEIE of the IN                                                | TCON register     | must be        |                |                  |                  |             |
| set              | to enable any p                                               | peripheral inter  | rupt.          |                |                  |                  |             |

## REGISTER 7-4: PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3





| REGISTER         | 15-2: ADC                                                                                    | ON1: ADC CO                                                              | NTROL RE                                                          | GISTER 1                                  |                                      |                  |                                     |
|------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------|--------------------------------------|------------------|-------------------------------------|
| R/W-0/0          | R/W-0/0                                                                                      | R/W-0/0                                                                  | R/W-0/0                                                           | U-0                                       | U-0                                  | R/W-0/0          | R/W-0/0                             |
| ADFM             |                                                                                              | ADCS<2:0>                                                                |                                                                   |                                           |                                      | ADPRE            | F<1:0>                              |
| bit 7            |                                                                                              |                                                                          |                                                                   |                                           |                                      |                  | bit 0                               |
| Legend:          |                                                                                              |                                                                          |                                                                   |                                           |                                      |                  |                                     |
| R = Readable     | e bit                                                                                        | W = Writable                                                             | bit                                                               | U = Unimpler                              | mented bit, read                     | d as '0'         |                                     |
| u = Bit is unc   | hanged                                                                                       | x = Bit is unkr                                                          | nown                                                              | -n/n = Value a                            | at POR and BC                        | R/Value at all   | other Resets                        |
| '1' = Bit is set | t                                                                                            | '0' = Bit is cle                                                         | ared                                                              |                                           |                                      |                  |                                     |
| bit 7<br>bit 6-4 | ADFM: ADC<br>1 = Right ju<br>loaded.<br>0 = Left jus<br>loaded.<br>ADCS<2:0><br>000 = Fosc   | Result Format<br>stified. Six Most<br>tified. Six Least<br>ADC Conversi  | Select bit<br>Significant bit<br>Significant bit<br>on Clock Sele | ts of ADRESH<br>is of ADRESL a<br>ct bits | are set to '0' w<br>are set to '0' w | when the conve   | ersion result is<br>rsion result is |
|                  | 001 = Fosc<br>010 = Fosc<br>011 = FRC<br>100 = Fosc<br>101 = Fosc<br>110 = Fosc<br>111 = FRC | :/8<br>:/32<br>(clock supplied<br>:/4<br>:/16<br>:/64<br>(clock supplied | from an intern<br>from an intern                                  | al RC oscillator<br>al RC oscillator      | r)<br>r)                             |                  |                                     |
| bit 3-2          | Unimpleme                                                                                    | nted: Read as '                                                          | 0'                                                                |                                           |                                      |                  |                                     |
| bit 1-0          | ADPREF<1<br>00 = VRPOS<br>01 = Resen<br>10 = VRPOS<br>11 = Resen                             | :0>: ADC Positiv<br>is connected to<br>ved<br>is connected to<br>ved     | ve Voltage Re<br>VDD<br>external VRE                              | ference Configu<br>-+ pin <sup>(1)</sup>  | uration bits                         |                  |                                     |
| Note 1: W        | hen selecting t                                                                              | he VREF+ pin as                                                          | the source of                                                     | the positive re                           | ference, be awa                      | are that a minir | num voltage                         |

specification exists. See Section 27.0 "Electrical Specifications" for details.

| REGISTER 15-6: | ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1 |
|----------------|----------------------------------------------------|
|----------------|----------------------------------------------------|

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u      |
|------------------|---------|-------------------|---------|----------------|------------------|------------------|--------------|
| —                | —       | —                 | _       | —              | —                | ADRE             | S<9:8>       |
| bit 7            |         |                   |         |                |                  |                  | bit 0        |
|                  |         |                   |         |                |                  |                  |              |
| Legend:          |         |                   |         |                |                  |                  |              |
| R = Readable     | bit     | W = Writable      | bit     | U = Unimplen   | nented bit, read | d as '0'         |              |
| u = Bit is uncha | anged   | x = Bit is unkr   | iown    | -n/n = Value a | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |                |                  |                  |              |
|                  |         |                   |         |                |                  |                  |              |

bit 7-2 **Reserved**: Do not use.

| bit 1-0 | ADRES<9:8>: ADC Result Register bits       |
|---------|--------------------------------------------|
|         | Upper two bits of 10-bit conversion result |

## REGISTER 15-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
|         |         |         | ADRES   | 6<7:0>  |         |         |         |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 ADRES<7:0>: ADC Result Register bits Lower eight bits of 10-bit conversion result

# 18.0 TIMER0 MODULE

The Timer0 module is an 8-bit timer/counter with the following features:

- 8-bit timer/counter register (TMR0)
- 3-bit prescaler (independent of Watchdog Timer)
- · Programmable internal or external clock source
- Programmable external clock edge selection
- Interrupt on overflow
- · TMR0 can be used to gate Timer1

Figure 18-1 is a block diagram of the Timer0 module.

### 18.1 Timer0 Operation

The Timer0 module can be used as either an 8-bit timer or an 8-bit counter.

#### 18.1.1 8-BIT TIMER MODE

The Timer0 module will increment every instruction cycle, if used without a prescaler. 8-bit Timer mode is selected by clearing the TMR0CS bit of the OPTION REG register.

When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write.

**Note:** The value written to the TMR0 register can be adjusted, in order to account for the two instruction cycle delay when TMR0 is written.

#### FIGURE 18-1: TIMER0 BLOCK DIAGRAM

#### 18.1.2 8-BIT COUNTER MODE

In 8-Bit Counter mode, the Timer0 module will increment on every rising or falling edge of the T0CKI pin.

8-Bit Counter mode using the T0CKI pin is selected by setting the TMR0CS bit in the OPTION\_REG register to '1'.

The rising or falling transition of the incrementing edge for either input source is determined by the TMR0SE bit in the OPTION\_REG register.



# 19.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is a 16-bit timer/counter with the following features:

- 16-bit timer/counter register pair (TMR1H:TMR1L)
- Programmable internal or external clock source
- · 2-bit prescaler
- · Optionally synchronized comparator out
- Multiple Timer1 gate (count enable) sources

- · Interrupt on overflow
- Wake-up on overflow (external clock, Asynchronous mode only)
- ADC Auto-Conversion Trigger(s)
- Selectable Gate Source Polarity
- · Gate Toggle mode
- · Gate Single-Pulse mode
- · Gate Value Status
- · Gate Event Interrupt

Figure 19-1 is a block diagram of the Timer1 module.

T1GSS<1:0> Rev. 10-000018E T1GSPM T1G 00 T0 overflow 01 1 T1GVAL C1OUT\_sync 10 D 0 Q Single Pulse 0 Acq. Control Reserved 11 1 Q1 ō D T1GGO/DONE T1GPOL •CK Q Interrupt TMR10N set bit R det TMR1GIF T1GTM TMR1GE set flag bit TMR1IF TMR10N ΕN TMR1<sup>(2)</sup> T1\_overflow Synchronized Clock Input TMR1H TMR1L 0 D O 1 T1CLK **T1SYNC** TMR1CS<1:0> LFINTOSC 11 (1) T1CKI 10 Prescaler Synchronize<sup>(3)</sup> Fosc 1,2,4,8 01 Internal Clock det 00 2 Fosc/4 Fosc/2 T1CKPS<1:0> Internal Clock Internal Sleep Clock Input Note 1: ST Buffer is high speed type when using T1CKI. 2: Timer1 register increments on rising edge. 3: Synchronize does not operate while in Sleep.

#### FIGURE 19-1: TIMER1 BLOCK DIAGRAM

## 21.1 **PWMx Pin Configuration**

All PWM outputs are multiplexed with the PORT data latch. The user must configure the pins as outputs by clearing the associated TRIS bits.

| Note: | Clearing the PWMxOE bit will relinquish |
|-------|-----------------------------------------|
|       | control of the PWMx pin.                |

#### 21.1.1 FUNDAMENTAL OPERATION

The PWM module produces a 10-bit resolution output. Timer2 and PR2 set the period of the PWM. The PWMxDCL and PWMxDCH registers configure the duty cycle. The period is common to all PWM modules, whereas the duty cycle is independently controlled.

| Note: | The Timer2 postscaler is not used in the  |
|-------|-------------------------------------------|
|       | determination of the PWM frequency. The   |
|       | postscaler could be used to have a servo  |
|       | update rate at a different frequency than |
|       | the PWM output.                           |

All PWM outputs associated with Timer2 are set when TMR2 is cleared. Each PWMx is cleared when TMR2 is equal to the value specified in the corresponding PWMxDCH (8 MSb) and PWMxDCL<7:6> (2 LSb) registers. When the value is greater than or equal to PR2, the PWM output is never cleared (100% duty cycle).

Note: The PWMxDCH and PWMxDCL registers are double buffered. The buffers are updated when Timer2 matches PR2. Care should be taken to update both registers before the timer match occurs.

#### 21.1.2 PWM OUTPUT POLARITY

The output polarity is inverted by setting the PWMxPOL bit of the PWMxCON register.

#### 21.1.3 PWM PERIOD

The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 21-1.

#### EQUATION 21-1: PWM PERIOD

$$PWM Period = [(PR2) + 1] \bullet 4 \bullet Tosc \bullet$$

(TMR2 Prescale Value)

Note: Tosc = 1/Fosc

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The PWM output is active. (Exception: When the PWM duty cycle = 0%, the PWM output will remain inactive.)
- The PWMxDCH and PWMxDCL register values are latched into the buffers.

| Note: | The Timer2 postscaler has no effect on |
|-------|----------------------------------------|
|       | the PWM operation.                     |

#### 21.1.4 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to the PWMxDCH and PWMxDCL register pair. The PWMxDCH register contains the eight MSbs and the PWMxDCL<7:6>, the two LSbs. The PWMxDCH and PWMxDCL registers can be written to at any time.

Equation 21-2 is used to calculate the PWM pulse width.

Equation 21-3 is used to calculate the PWM duty cycle ratio.

#### EQUATION 21-2: PULSE WIDTH

 $Pulse Width = (PWMxDCH:PWMxDCL<7:6>) \bullet$ 

TOSC • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

#### EQUATION 21-3: DUTY CYCLE RATIO

$$Duty Cycle Ratio = \frac{(PWMxDCH:PWMxDCL<7:6>)}{4(PR2+1)}$$

The 8-bit timer TMR2 register is concatenated with the two Least Significant bits of 1/Fosc, adjusted by the Timer2 prescaler to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

Figure 21-2 shows a waveform of the PWM signal when the duty cycle is set for the smallest possible pulse.

#### FIGURE 21-2: PWM OUTPUT



#### REGISTER 21-2: PWMxDCH: PWM DUTY CYCLE HIGH BITS

| R/W-x/u          | R/W-x/u | R/W-x/u              | R/W-x/u | R/W-x/u         | R/W-x/u            | R/W-x/u             | R/W-x/u |
|------------------|---------|----------------------|---------|-----------------|--------------------|---------------------|---------|
|                  |         |                      | PWMxE   | )CH<7:0>        |                    |                     |         |
| bit 7            |         |                      |         |                 |                    |                     | bit 0   |
|                  |         |                      |         |                 |                    |                     |         |
| Legend:          |         |                      |         |                 |                    |                     |         |
| R = Readable b   | bit     | W = Writable bit     |         | U = Unimpleme   | ented bit, read as | '0'                 |         |
| u = Bit is uncha | inged   | x = Bit is unknown   | 1       | -n/n = Value at | POR and BOR/V      | alue at all other R | lesets  |
| '1' = Bit is set |         | '0' = Bit is cleared |         |                 |                    |                     |         |

bit 7-0

**PWMxDCH<7:0>:** PWM Duty Cycle Most Significant bits These bits are the MSbs of the PWM duty cycle. The two LSbs are found in the PWMxDCL register.

#### REGISTER 21-3: PWMxDCL: PWM DUTY CYCLE LOW BITS

| R/W-x/u                                   | R/W-x/u | U-0 | U-0                                                   | U-0 | U-0 | U-0 | U-0   |
|-------------------------------------------|---------|-----|-------------------------------------------------------|-----|-----|-----|-------|
| PWMxD                                     | CL<7:6> | _   | _                                                     | _   | —   | —   | —     |
| bit 7                                     |         |     |                                                       |     |     | •   | bit 0 |
|                                           |         |     |                                                       |     |     |     |       |
| Legend:                                   |         |     |                                                       |     |     |     |       |
| R = Readable bit W = Writable bit         |         | it  | U = Unimplemented bit, read as '0'                    |     |     |     |       |
| y = Rit is unchanged $y = Rit$ is unknown |         | wn  | n/n = 1/alue at POP and BOR//alue at all other Pesets |     |     |     |       |

| u = Bit is unchar | nged x = Bit is unknown            | -n/n = Value at POR and BOR/Value at all other Resets |
|-------------------|------------------------------------|-------------------------------------------------------|
| '1' = Bit is set  | '0' = Bit is cleared               |                                                       |
|                   |                                    |                                                       |
| bit 7-6           | PWMxDCL<7:6>: PWM Duty Cycle Least | Significant bits                                      |

These bits are the LSbs of the PWM duty cycle. The MSbs are found in the PWMxDCH register. bit 5-0 **Unimplemented:** Read as '0'

#### TABLE 21-3: SUMMARY OF REGISTERS ASSOCIATED WITH PWM

| Name    | Bit 7                         | Bit 6                             | Bit 5   | Bit 4       | Bit 3        | Bit 2  | Bit 1   | Bit 0  | Register<br>on Page |
|---------|-------------------------------|-----------------------------------|---------|-------------|--------------|--------|---------|--------|---------------------|
| PR2     | Timer2 module Period Register |                                   |         |             |              |        |         |        | 148*                |
| PWM1CON | PWM1EN                        | PWM10E                            | PWM1OUT | PWM1POL     | _            | _      | _       | _      | 155                 |
| PWM1DCH |                               | PWM1DCH<7:0>                      |         |             |              |        |         |        | 156                 |
| PWM1DCL | PWM1D                         | CL<7:6>                           | _       |             |              | _      | _       | _      | 156                 |
| PWM2CON | PWM2EN                        | PWM2OE                            | PWM2OUT | PWM2POL     |              | _      |         | _      | 155                 |
| PWM2DCH | PWM2DCH<7:0>                  |                                   |         |             |              |        |         | 156    |                     |
| PWM2DCL | PWM2D                         | CL<7:6>                           | _       |             |              | _      |         | _      | 156                 |
| PWM3CON | PWM3EN                        | PWM3OE                            | PWM3OUT | PWM3POL     |              | _      |         | _      | 155                 |
| PWM3DCH | PWM3DCH<7:0>                  |                                   |         |             |              |        |         | 156    |                     |
| PWM3DCL | PWM3D                         | CL<7:6>                           | _       |             |              | _      |         | _      | 156                 |
| PWM4CON | PWM4EN                        | PWM40E                            | PWM4OUT | PWM4POL     |              | _      |         | _      | 155                 |
| PWM4DCH |                               | PWM4DCH<7:0>                      |         |             |              |        |         | 156    |                     |
| PWM4DCL | PWM4D                         | CL<7:6>                           | —       | _           | —            | —      | -       | _      | 156                 |
| T2CON   |                               | - T20UTPS<3:0> TMR20N T2CKPS<1:0> |         |             |              |        | 'S<1:0> | 150    |                     |
| TMR2    |                               |                                   |         | Timer2 modu | ule Register |        |         |        | 148*                |
| TRISA   | _                             | _                                 | TRISA5  | TRISA4      | —(1)         | TRISA2 | TRISA1  | TRISA0 | 98                  |

Legend: -= Unimplemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the PWM.

\* Page provides register information.

Note 1: Unimplemented, read as '1'.

# 22.6 Register Definitions: CLC Control

| R/W-0/0                                                                                   | R/W-0/0                                                                                                                                                        | R-0/0                               | R/W-0/0            | R/W-0/0         | R/W-0/0          | R/W-0/0          | R/W-0/0     |
|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------|-----------------|------------------|------------------|-------------|
| LCxEN                                                                                     | LCxOE                                                                                                                                                          | LCxOUT                              | LCxINTP            | LCxINTN         | L                | CxMODE<2:0>      | >           |
| bit 7                                                                                     |                                                                                                                                                                |                                     |                    |                 |                  |                  | bit 0       |
| <b></b>                                                                                   |                                                                                                                                                                |                                     |                    |                 |                  |                  |             |
| Legend:                                                                                   |                                                                                                                                                                |                                     |                    |                 |                  |                  |             |
| R = Readable                                                                              | bit                                                                                                                                                            | W = Writable                        | bit                | U = Unimpler    | mented bit, read | d as '0'         |             |
| u = Bit is unch                                                                           | anged                                                                                                                                                          | x = Bit is unkr                     | nown               | -n/n = Value a  | at POR and BC    | R/Value at all c | ther Resets |
| '1' = Bit is set                                                                          |                                                                                                                                                                | '0' = Bit is cle                    | ared               |                 |                  |                  |             |
| bit 7                                                                                     | LCxEN: Conf                                                                                                                                                    | figurable Logic                     | Cell Enable b      | it              |                  |                  |             |
|                                                                                           | <ul> <li>1 = Configurable logic cell is enabled and mixing input signals</li> <li>0 = Configurable logic cell is disabled and has logic zero output</li> </ul> |                                     |                    |                 |                  |                  |             |
| bit 6                                                                                     | LCxOE: Cont                                                                                                                                                    | figurable Logic                     | Cell Output E      | nable bit       |                  |                  |             |
|                                                                                           | <ul> <li>1 = Configurable logic cell port pin output enabled</li> <li>0 = Configurable logic cell port pin output disabled</li> </ul>                          |                                     |                    |                 |                  |                  |             |
| bit 5                                                                                     | LCxOUT: Co                                                                                                                                                     | nfigurable Logi                     | c Cell Data Ou     | utput bit       |                  |                  |             |
|                                                                                           | Read-only: lo                                                                                                                                                  | gic cell output                     | data, after LC     | xPOL; sampled   | d from lcx_out v | vire.            |             |
| bit 4                                                                                     | LCxINTP: Co                                                                                                                                                    | onfigurable Log                     | ic Cell Positive   | e Edge Going    | Interrupt Enable | e bit            |             |
|                                                                                           | 1 = CLCxIF v $0 = CLCxIF v$                                                                                                                                    | will be set wher<br>will not be set | n a rising edge    | e occurs on lcx | _out             |                  |             |
| bit 3                                                                                     | LCxINTN: Configurable Logic Cell Negative Edge Going Interrupt Enable bit                                                                                      |                                     |                    |                 |                  |                  |             |
|                                                                                           | <ul> <li>1 = CLCxIF will be set when a falling edge occurs on lcx_out</li> <li>0 = CLCxIF will not be set</li> </ul>                                           |                                     |                    |                 |                  |                  |             |
| bit 2-0                                                                                   | LCxMODE<2                                                                                                                                                      | ::0>: Configura                     | ble Logic Cell     | Functional Mo   | ode bits         |                  |             |
|                                                                                           | 111 = Cell is                                                                                                                                                  | 1-input transpa                     | arent latch wit    | h S and R       |                  |                  |             |
|                                                                                           | 110 = Cell is                                                                                                                                                  | J-K flip-flop wi                    | th R<br>Ion with P |                 |                  |                  |             |
| 101 = Cell is  2-input D flip-flop with R<br>100 = Cell is 1-input D flip-flop with S and |                                                                                                                                                                |                                     |                    | I R             |                  |                  |             |
| 011 = Cell is S-R latch                                                                   |                                                                                                                                                                |                                     |                    |                 |                  |                  |             |
|                                                                                           | 010 = Cell is                                                                                                                                                  | 4-input AND                         |                    |                 |                  |                  |             |
|                                                                                           | 001 = Cell is                                                                                                                                                  | OR-XOR                              |                    |                 |                  |                  |             |
|                                                                                           |                                                                                                                                                                |                                     |                    |                 |                  |                  |             |

#### REGISTER 22-1: CLCxCON: CONFIGURABLE LOGIC CELL CONTROL REGISTER

| R/W-x/u                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W-x/u                                                                                                                                                                                                         | R/W-x/u          | R/W-x/u            | U-0                                | R/W-0/0          | R/W-0/0          | R/W-0/0     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|------------------------------------|------------------|------------------|-------------|
| GxASDLB<1:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                 | GxASD            | GxASDLA<1:0>       |                                    |                  | GxIS<2:0>        |             |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                 | •<br>•           |                    |                                    |                  |                  | bit 0       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                 |                  |                    |                                    |                  |                  |             |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                 |                  |                    |                                    |                  |                  |             |
| R = Readable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | e bit                                                                                                                                                                                                           | W = Writable     | bit                | U = Unimple                        | mented bit, read | 1 as '0'         |             |
| u = Bit is uncl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | hanged                                                                                                                                                                                                          | x = Bit is unk   | nown               | -n/n = Value                       | at POR and BC    | R/Value at all o | ther Resets |
| '1' = Bit is set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                 | '0' = Bit is cle | ared               | q = Value de                       | pends on condi   | tion             |             |
| <ul> <li>bit 7-6 GxASDLB&lt;1:0&gt;: CWGx Shutdown State for CWGxB<br/>When an auto shutdown event is present (GxASE = 1):<br/>11 = CWGxB pin is driven to '1', regardless of the setting of the GxPOLB bit.<br/>10 = CWGxB pin is driven to '0', regardless of the setting of the GxPOLB bit.<br/>01 = CWGxB pin is tri-stated<br/>00 = CWGxB pin is driven to its inactive state after the selected dead-band interval. GxPOLB is<br/>control the polarity of the output.</li> <li>bit 5-4 GxASDLA&lt;1:0&gt;: CWGx Shutdown State for CWGxA<br/>When an auto shutdown event is present (GxASE = 1):<br/>11 = CWGxA pin is driven to '1', regardless of the setting of the GxPOLA bit.<br/>10 = CWGxA pin is driven to '0', regardless of the setting of the GxPOLA bit.<br/>10 = CWGxA pin is driven to '0', regardless of the setting of the GxPOLA bit.<br/>01 = CWGxA pin is tri-stated</li> </ul> |                                                                                                                                                                                                                 |                  |                    | POLB still will<br>POLA still will |                  |                  |             |
| hit 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | control the polarity of the output.                                                                                                                                                                             |                  |                    |                                    |                  |                  |             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                 | Reau as          | U<br>uran Coloct h | :4-                                |                  |                  |             |
| DIT 2-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | GxIS<2:0>: CWGx Input Source Select bits<br>111 = CLC1 - LC1_out<br>110 = NCO1 - NCO1_out<br>101 = PWM4 - PWM4_out<br>100 = PWM3 - PWM3_out<br>011 = PWM2 - PWM2_out<br>010 = PWM1 - PWM1_out<br>001 = Reserved |                  |                    |                                    |                  |                  |             |

### REGISTER 24-2: CWGxCON1: CWG CONTROL REGISTER 1

000 = Comparator C1 – C1OUT\_async

# 25.0 IN-CIRCUIT SERIAL PROGRAMMING<sup>™</sup> (ICSP<sup>™</sup>)

ICSP<sup>™</sup> programming allows customers to manufacture circuit boards with unprogrammed devices. Programming can be done after the assembly process allowing the device to be programmed with the most recent firmware or a custom firmware. Five pins are needed for ICSP<sup>™</sup> programming:

- ICSPCLK
- ICSPDAT
- MCLR/VPP
- VDD
- Vss

In Program/Verify mode the program memory, user IDs and the Configuration Words are programmed through serial communications. The ICSPDAT pin is a bidirectional I/O used for transferring the serial data and the ICSPCLK pin is the clock input. For more information on ICSP<sup>TM</sup> refer to the "*PIC12(L)F1501/PIC16(L)F150X Memory Programming Specification*" (DS41573).

### 25.1 High-Voltage Programming Entry Mode

The device is placed into High-Voltage Programming Entry mode by holding the ICSPCLK and ICSPDAT pins low then raising the voltage on MCLR/VPP to VIHH.

### 25.2 Low-Voltage Programming Entry Mode

The Low-Voltage Programming Entry mode allows the PIC<sup>®</sup> Flash MCUs to be programmed using VDD only, without high voltage. When the LVP bit of Configuration Words is set to '1', the ICSP Low-Voltage Programming Entry mode is enabled. To disable the Low-Voltage ICSP mode, the LVP bit must be programmed to '0'.

Entry into the Low-Voltage Programming Entry mode requires the following steps:

- 1. MCLR is brought to VIL.
- 2. A 32-bit key sequence is presented on ICSPDAT, while clocking ICSPCLK.

Once the key sequence is complete,  $\overline{\text{MCLR}}$  must be held at VIL for as long as Program/Verify mode is to be maintained.

If low-voltage programming is enabled (LVP = 1), the  $\overline{\text{MCLR}}$  Reset function is automatically enabled and cannot be disabled. See **Section 6.5 "MCLR"** for more information.

The LVP bit can only be reprogrammed to '0' by using the High-Voltage Programming mode.

## 25.3 Common Programming Interfaces

Connection to a target device is typically done through an ICSP<sup>™</sup> header. A commonly found connector on development tools is the RJ-11 in the 6P6C (6-pin, 6-connector) configuration. See Figure 25-1.





Another connector often found in use with the PICkit<sup>™</sup> programmers is a standard 6-pin header with 0.1 inch spacing. Refer to Figure 25-2.

| CALL             | Call Subroutine                                                                                                                                                                                                                           |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                   |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                      |
| Operation:       | $\begin{array}{l} (\text{PC})\text{+} 1 \rightarrow \text{TOS}, \\ \text{k} \rightarrow \text{PC}\text{<}10\text{:}0\text{>}, \\ (\text{PCLATH}\text{<}6\text{:}3\text{>}) \rightarrow \text{PC}\text{<}14\text{:}11\text{>} \end{array}$ |
| Status Affected: | None                                                                                                                                                                                                                                      |
| Description:     | Call Subroutine. First, return address<br>(PC + 1) is pushed onto the stack.<br>The 11-bit immediate address is<br>loaded into PC bits <10:0>. The upper<br>bits of the PC are loaded from<br>PCLATH. CALL is a 2-cycle instruc-<br>tion. |

| CLRWDT           | Clear Watchdog Timer                                                                                                                                                     |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                                                           |
| Operands:        | None                                                                                                                                                                     |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT \\ 0 \rightarrow WDT \text{ prescaler,} \\ 1 \rightarrow \overline{TO} \\ 1 \rightarrow \overline{PD} \end{array}$                 |
| Status Affected: | TO, PD                                                                                                                                                                   |
| Description:     | CLRWDT instruction resets the Watch-<br>dog Timer. It also resets the prescaler<br>of the WDT.<br>Status bits $\overline{\text{TO}}$ and $\overline{\text{PD}}$ are set. |

| CALLW            | Subroutine Call With W                                                                                                                                                                                                |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALLW                                                                                                                                                                                                |
| Operands:        | None                                                                                                                                                                                                                  |
| Operation:       | $\begin{array}{l} (PC) +1 \rightarrow TOS, \\ (W) \rightarrow PC < 7:0 >, \\ (PCLATH < 6:0 >) \rightarrow PC < 14:8 > \end{array}$                                                                                    |
| Status Affected: | None                                                                                                                                                                                                                  |
| Description:     | Subroutine call with W. First, the return address (PC + 1) is pushed onto the return stack. Then, the contents of W is loaded into PC<7:0>, and the contents of PCLATH into PC<14:8>. CALLW is a 2-cycle instruction. |

| COMF             | Complement f                                                                                                                                                  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] COMF f,d                                                                                                                                     |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                               |
| Operation:       | $(\overline{f}) \rightarrow (destination)$                                                                                                                    |
| Status Affected: | Z                                                                                                                                                             |
| Description:     | The contents of register 'f' are com-<br>plemented. If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |

| CLRF             | Clear f                                                               |
|------------------|-----------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CLRF f                                               |
| Operands:        | $0 \leq f \leq 127$                                                   |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |
| Status Affected: | Z                                                                     |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.        |

| DECF             | Decrement f                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECF f,d                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                 |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                               |
| Status Affected: | Z                                                                                                                                                 |
| Description:     | Decrement register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f'. |

| CLRW             | Clear W                                                                                    |
|------------------|--------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRW                                                                               |
| Operands:        | None                                                                                       |
| Operation:       | $\begin{array}{l} \text{00h} \rightarrow (\text{W}) \\ 1 \rightarrow \text{Z} \end{array}$ |
| Status Affected: | Z                                                                                          |
| Description:     | W register is cleared. Zero bit (Z) is set.                                                |

NOTES:

| PIC12LF1501   |                 | Standard Operating Conditions (unless otherwise stated) |      |      |       |            |                                                            |  |  |  |
|---------------|-----------------|---------------------------------------------------------|------|------|-------|------------|------------------------------------------------------------|--|--|--|
| PIC12F1       | 501             |                                                         |      |      |       |            |                                                            |  |  |  |
| Param. Device |                 |                                                         |      |      |       | Conditions |                                                            |  |  |  |
| No.           | Characteristics | win.                                                    | турт | мах. | Units | Vdd        | Note                                                       |  |  |  |
| D019C         |                 | —                                                       | 1030 | 1500 | μA    | 3.0        | Fosc = 20 MHz,<br>External Clock (ECH),<br>High-Power mode |  |  |  |
| D019C         |                 | _                                                       | 1060 | 1600 | μA    | 3.0        | Fosc = 20 MHz,                                             |  |  |  |
|               |                 | —                                                       | 1220 | 1800 | μA    | 5.0        | External Clock (ECH),<br>High-Power mode                   |  |  |  |
| D019A         |                 | _                                                       | 6    | 16   | μA    | 1.8        | Fosc = 32 kHz,                                             |  |  |  |
|               |                 | —                                                       | 8    | 22   | μA    | 3.0        | External Clock (ECL),<br>Low-Power mode                    |  |  |  |
| D019A         |                 | —                                                       | 13   | 28   | μA    | 2.3        | Fosc = 32 kHz,                                             |  |  |  |
|               |                 | _                                                       | 15   | 31   | μA    | 3.0        | External Clock (ECL),                                      |  |  |  |
|               |                 | —                                                       | 16   | 36   | μA    | 5.0        | Low-Power mode                                             |  |  |  |
| D019B         |                 | —                                                       | 19   | 35   | μA    | 1.8        | Fosc = 500 kHz,                                            |  |  |  |
|               |                 | —                                                       | 32   | 55   | μA    | 3.0        | External Clock (ECL),<br>Low-Power mode                    |  |  |  |
| D019B         |                 | _                                                       | 31   | 52   | μA    | 2.3        | Fosc = 500 kHz,                                            |  |  |  |
|               |                 | _                                                       | 38   | 65   | μA    | 3.0        | External Clock (ECL),                                      |  |  |  |
|               |                 | _                                                       | 44   | 74   | μA    | 5.0        |                                                            |  |  |  |

# TABLE 27-2: SUPPLY CURRENT (IDD)<sup>(1,2)</sup> (CONTINUED)

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss; MCLR = VDD; WDT disabled.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.

#### FIGURE 27-10: TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS



|--|

| Standard Operating Conditions (unless otherwise stated) |           |                                    |                             |              |                                           |        |       |                        |                    |
|---------------------------------------------------------|-----------|------------------------------------|-----------------------------|--------------|-------------------------------------------|--------|-------|------------------------|--------------------|
| Param.<br>No.                                           | Sym.      |                                    | Characteristi               | Min.         | Тур†                                      | Max.   | Units | Conditions             |                    |
| 40*                                                     | T⊤0H      | T0CKI High I                       | Pulse Width                 | No Prescaler | 0.5 Tcy + 20                              |        |       | ns                     |                    |
|                                                         |           | With Prescale                      |                             | 10           | _                                         | _      | ns    |                        |                    |
| 41* TT0L                                                |           | T0CKI Low Pulse Width No Prescaler |                             | 0.5 Tcy + 20 | _                                         | _      | ns    |                        |                    |
|                                                         |           | With Prescaler                     |                             | 10           | _                                         | _      | ns    |                        |                    |
| 42*                                                     | Тт0Р      | T0CKI Period                       | đ                           |              | Greater of:<br>20 or <u>Tcy + 40</u><br>N | —      | _     | ns                     | N = prescale value |
| 45*                                                     | T⊤1H      | T1CKI High<br>Time                 | Synchronous, No Prescaler   |              | 0.5 TCY + 20                              |        |       | ns                     |                    |
|                                                         |           |                                    | Synchronous, with Prescaler |              | 15                                        |        |       | ns                     |                    |
|                                                         |           |                                    | Asynchronous                |              | 30                                        | _      | _     | ns                     |                    |
| 46*                                                     | T⊤1L      | T1CKI Low<br>Time                  | Synchronous, No Prescaler   |              | 0.5 TCY + 20                              | _      | _     | ns                     |                    |
|                                                         |           |                                    | Synchronous, with Prescaler |              | 15                                        | _      | _     | ns                     |                    |
|                                                         |           |                                    | Asynchronous                |              | 30                                        | _      |       | ns                     |                    |
| 47*                                                     | TT1P      | T1CKI Input<br>Period              | Synchronous                 |              | Greater of:<br>30 or <u>Tcy + 40</u><br>N | —      | _     | ns                     | N = prescale value |
|                                                         |           |                                    | Asynchronous                |              | 60                                        | —      | —     | ns                     |                    |
| 49*                                                     | TCKEZTMR1 | Delay from E<br>Increment          | xternal Clock Ec            | 2 Tosc       | _                                         | 7 Tosc | —     | Timers in Sync<br>mode |                    |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



FIGURE 28-25: IPD, FIXED VOLTAGE REFERENCE (FVR), PIC12LF1501 ONLY









FIGURE 28-34: IPD, COMPARATOR, NORMAL POWER MODE (CxSP = 1), PIC12F1501 ONLY



# 29.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
  - MPLAB<sup>®</sup> X IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB X SIM Software Simulator
- Emulators
- MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
- MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

## 29.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- · Call graph window

Project-Based Workspaces:

- · Multiple projects
- · Multiple tools
- Multiple configurations
- · Simultaneous debugging sessions

File History and Bug Tracking:

- · Local file history feature
- · Built-in support for Bugzilla issue tracker