Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 11 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 14-SOIC (0.154", 3.90mm Width) | | Supplier Device Package | 14-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1824-i-sl | TABLE 1-2: PIC16(L)F1824 PINOUT DESCRIPTION (CONTINUED) | Name | Function | Input<br>Type | Output<br>Type | Description | |---------------------------------------------------------------------------------------------------|----------|---------------|----------------|-------------------------------------| | RC3/AN7/CPS7/C12IN3-/ | RC3 | TTL | CMOS | General purpose I/O. | | P2A <sup>(1,2)</sup> /CCP2 <sup>(1,2)</sup> /P1C <sup>(1,2)</sup> /<br>SS <sup>(1,2)</sup> /MDMIN | AN7 | AN | _ | A/D Channel 7 input. | | 35. MIDIMIN | CPS7 | AN | _ | Capacitive sensing input 7. | | | C12IN3- | AN | _ | Comparator C1 or C2 negative input. | | | P2A | | CMOS | PWM output. | | | CCP2 | ST | CMOS | Capture/Compare/PWM2. | | | P1C | | CMOS | PWM output. | | | SS | ST | _ | Slave Select input. | | | MDMIN | ST | _ | Modulator source input. | | RC4/C2OUT/SRNQ/P1B/TX <sup>(1,2)</sup> / | RC4 | TTL | CMOS | General purpose I/O. | | CK <sup>(1,2)</sup> /MDOUT | C2OUT | _ | CMOS | Comparator C2 output. | | | SRNQ | _ | CMOS | SR latch inverting output. | | | P1B | _ | CMOS | PWM output. | | | TX | | CMOS | USART asynchronous transmit. | | | CK | ST | CMOS | USART synchronous clock. | | | MDOUT | | CMOS | Modulator output. | | RC5/P1A/CCP1/RX <sup>(1,2)</sup> /DT <sup>(1,2)</sup> / | RC5 | TTL | CMOS | General purpose I/O. | | MDCIN2 | P1A | | CMOS | PWM output. | | | CCP1 | ST | CMOS | Capture/Compare/PWM1. | | | RX | ST | _ | USART asynchronous input. | | | DT | ST | CMOS | USART synchronous data. | | | MDCIN2 | ST | _ | Modulator Carrier Input 2. | | VDD | VDD | Power | _ | Positive supply. | | Vss | Vss | Power | _ | Ground reference. | **Legend:** AN = Analog input or output CMOS = CMOS compatible input or output OD = Open Drain TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels $I^2C^{TM}$ = Schmitt Trigger input with $I^2C$ HV = High Voltage XTAL = Crystal levels Note 1: Pin functions can be moved using the APFCONO and APFCON1 registers (Register 12-1 and Register 12-2). 2: Default function location. TABLE 1-3: PIC16(L)F1828 PINOUT DESCRIPTION | Name | Function | Input<br>Type | Output<br>Type | Description | |----------------------------------------------------------------|----------|---------------|----------------|-----------------------------------------------| | RA0/AN0/CPS0/C1IN+/VREF-/ | RA0 | TTL | CMOS | General purpose I/O. | | DACOUT/ICSPDAT/ICDDAT | AN0 | AN | _ | A/D Channel 0 input. | | | CPS0 | AN | _ | Capacitive sensing input 0. | | | C1IN+ | AN | _ | Comparator C1 positive input. | | | VREF- | AN | _ | A/D and DAC Negative Voltage Reference input. | | | DACOUT | _ | AN | Digital-to-Analog Converter output. | | | ICSPDAT | ST | CMOS | ICSP™ Data I/O. | | | ICDDAT | ST | CMOS | In-Circuit Data I/O. | | RA1/AN1/CPS1/C12IN0-/VREF+/ | RA1 | TTL | CMOS | General purpose I/O. | | SRI/ICSPCLK/ICDCLK | AN1 | AN | _ | A/D Channel 1 input. | | | CPS1 | AN | _ | Capacitive sensing input 1. | | | C12IN0- | AN | _ | Comparator C1 or C2 negative input. | | | VREF+ | AN | _ | A/D and DAC Positive Voltage Reference input. | | | SRI | ST | _ | SR latch input. | | | ICSPCLK | ST | _ | Serial Programming Clock. | | | ICDCLK | ST | _ | In-Circuit Debug Clock. | | RA2/AN2/CPS2/T0CKI/INT/ | RA2 | ST | CMOS | General purpose I/O. | | C1OUT/SRQ/CCP3/FLT0 | AN2 | AN | _ | A/D Channel 2 input. | | | CPS2 | AN | _ | Capacitive sensing input 2. | | | T0CKI | ST | _ | Timer0 clock input. | | | INT | ST | _ | External interrupt. | | | C10UT | _ | CMOS | Comparator C1 output. | | | SRQ | _ | CMOS | SR latch non-inverting output. | | | CCP3 | ST | CMOS | Capture/Compare/PWM3. | | | FLT0 | ST | _ | ECCP Auto-Shutdown Fault input. | | RA3/T1G <sup>(1)</sup> /VPP/MCLR | RA3 | TTL | _ | General purpose input. | | | T1G | ST | _ | Timer1 Gate input. | | | VPP | HV | _ | Programming voltage. | | | MCLR | ST | _ | Master Clear with internal pull-up. | | RA4/AN3/CPS3/OSC2/ | RA4 | TTL | CMOS | General purpose I/O. | | CLKOUT/T1OSO/CLKR/P2B <sup>(1)</sup> /<br>T1G <sup>(1,2)</sup> | AN3 | AN | _ | A/D Channel 3 input. | | 116( | CPS3 | AN | _ | Capacitive sensing input 3. | | | OSC2 | _ | CMOS | Comparator C2 output. | | | CLKOUT | _ | CMOS | Fosc/4 output. | | | T10S0 | XTAL | XTAL | Timer1 oscillator connection. | | | CLKR | _ | CMOS | Clock Reference output. | | | P2B | _ | CMOS | PWM output. | | | T1G | ST | | Timer1 Gate input. | **Legend:** AN = Analog input or output CMOS = CMOS compatible input or output OD = Open Drain TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels $1^2C^{TM}$ = Schmitt Trigger input with $1^2C$ HV = High Voltage XTAL = Crystal levels Note 1: Pin functions can be moved using the APFCONO and APFCON1 registers (Register 12-1 and Register 12-2). 2: Default function location. **TABLE 3-9: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)** | | · · · · · | | 0 | | LIX SOIVIII | 101 | J | | | | | |---------------------|-----------|--------------------------------|---------------------------------|------------------|-----------------|---------------|-------------|-------|--------|----------------------|---------------------------| | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on all other Resets | | Bank 8 | | | | | | | | | | | | | 400h <sup>(1)</sup> | INDF0 | Addressing the (not a physical | | es contents of | FSR0H/FSR0 | )L to address | data memory | | | xxxx xxxx | xxxx xxxx | | 401h <sup>(1)</sup> | INDF1 | Addressing the (not a physical | nis location us<br>al register) | es contents of | FSR1H/FSR1 | IL to address | data memory | | | xxxx xxxx | xxxx xxxx | | 402h <sup>(1)</sup> | PCL | Program Cou | inter (PC) Lea | st Significant E | Byte | | | | | 0000 0000 | 0000 0000 | | 403h <sup>(1)</sup> | STATUS | _ | _ | _ | TO | PD | Z | DC | С | 1 1000 | q quuu | | 404h <sup>(1)</sup> | FSR0L | Indirect Data | Memory Addr | ess 0 Low Poi | nter | | | | | 0000 0000 | uuuu uuuu | | 405h <sup>(1)</sup> | FSR0H | Indirect Data | Memory Addr | ess 0 High Po | inter | | | | | 0000 0000 | 0000 0000 | | 406h <sup>(1)</sup> | FSR1L | Indirect Data | Memory Addr | ess 1 Low Poi | nter | | | | | 0000 0000 | uuuu uuuu | | 407h <sup>(1)</sup> | FSR1H | Indirect Data | Memory Addr | ess 1 High Poi | inter | | | | | 0000 0000 | 0000 0000 | | 408h <sup>(1)</sup> | BSR | _ | _ | _ | | | BSR<4:0> | | | 0 0000 | 0 0000 | | 409h <sup>(1)</sup> | WREG | Working Reg | ister | | | | | | | 0000 0000 | uuuu uuuu | | 40Ah <sup>(1)</sup> | PCLATH | _ | Write Buffer f | or the upper 7 | bits of the Pro | ogram Counte | er | | | -000 0000 | -000 0000 | | 40Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 0000 000x | 0000 000u | | 40Ch | _ | Unimplement | ted | | | | | | | _ | _ | | 40Dh | _ | Unimplement | ted | | | | | | | _ | _ | | 40Eh | _ | Unimplement | ted | | | | | | | _ | _ | | 40Fh | _ | Unimplement | ted | | | | | | | _ | _ | | 410h | _ | Unimplement | ted | | | | | | | _ | _ | | 411h | _ | Unimplement | ted | | | | | | | _ | _ | | 412h | _ | Unimplement | ted | | | | | | | _ | _ | | 413h | _ | Unimplement | ted | | | | | | | _ | _ | | 414h | _ | Unimplement | ted | | | | | | | _ | _ | | 415h | TMR4 | Timer4 Modu | le Register | | | | | | | 0000 0000 | 0000 0000 | | 416h | PR4 | Timer4 Perio | d Register | | | | | | | 1111 1111 | 1111 1111 | | 417h | T4CON | _ | | T4OUTF | PS<3:0> | | TMR4ON | T4CKP | S<1:0> | -000 0000 | -000 0000 | | 418h | _ | Unimplement | ted | | | | | | | _ | _ | | 419h | _ | Unimplemented | | | | | | _ | _ | | | | 41Ah | _ | Unimplement | Unimplemented | | | | | | | _ | _ | | 41Bh | _ | Unimplement | Jnimplemented | | | | | | | _ | _ | | 41Ch | TMR6 | Timer6 Modu | le Register | | | | | | | 0000 0000 | 0000 0000 | | 41Dh | PR6 | Timer6 Perio | d Register | | | | | | | 1111 1111 | 1111 1111 | | 41Eh | T6CON | _ | | T6OUTF | PS<3:0> | | TMR6ON | T6CKP | S<1:0> | -000 0000 | -000 0000 | | 41Fh | | Unimplement | ted | | | | | | | _ | _ | **Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'. Note 1: These registers can be addressed from any bank. 2: PIC16(L)F1828 only. 3: PIC16(L)F1824 only. 4: Unimplemented, read as '1'. # 5.0 OSCILLATOR MODULE (WITH FAIL-SAFE CLOCK MONITOR) ## 5.1 Overview The oscillator module has a wide variety of clock sources and selection features that allow it to be used in a wide range of applications while maximizing performance and minimizing power consumption. Figure 5-1 illustrates a block diagram of the oscillator module. Clock sources can be supplied from external oscillators, quartz crystal resonators, ceramic resonators and Resistor-Capacitor (RC) circuits. In addition, the system clock source can be supplied from one of two internal oscillators and PLL circuits, with a choice of speeds selectable via software. Additional clock features include: - Selectable system clock source between external or internal sources via software. - Two-Speed Start-up mode, which minimizes latency between external oscillator start-up and code execution. - Fail-Safe Clock Monitor (FSCM) designed to detect a failure of the external clock source (LP, XT, HS, EC or RC modes) and switch automatically to the internal oscillator. - Oscillator Start-up Timer (OST) ensures stability of crystal oscillator sources The oscillator module can be configured in one of eight clock modes. - ECL External Clock Low-Power mode (0 MHz to 0.5 MHz) - ECM External Clock Medium-Power mode (0.5 MHz to 4 MHz) - 3. ECH External Clock High-Power mode (4 MHz to 32 MHz) - 4. LP 32 kHz Low-Power Crystal mode. - 5. XT Medium Gain Crystal or Ceramic Resonator Oscillator mode (up to 4 MHz) - HS High Gain Crystal or Ceramic Resonator mode (4 MHz to 20 MHz) - 7. RC External Resistor-Capacitor (RC). - 8. INTOSC Internal oscillator (31 kHz to 32 MHz). Clock Source modes are selected by the FOSC<2:0> bits in the Configuration Word 1. The FOSC bits determine the type of oscillator that will be used when the device is first powered. The EC clock mode relies on an external logic level signal as the device clock source. The LP, XT, and HS clock modes require an external crystal or resonator to be connected to the device. Each mode is optimized for a different frequency range. The RC clock mode requires an external resistor and capacitor to set the oscillator frequency. The INTOSC internal oscillator block produces low, medium, and high frequency clock sources, designated LFINTOSC, MFINTOSC, and HFINTOSC. (see Internal Oscillator Block, Figure 5-1). A wide selection of device clock frequencies may be derived from these three clock sources. #### 5.2.1.6 External RC Mode The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required. The RC circuit connects to OSC1. OSC2/CLKOUT is available for general purpose I/O or CLKOUT. The function of the OSC2/CLKOUT pin is determined by the state of the CLKOUTEN bit in Configuration Word 1. Figure 5-6 shows the external RC mode connections. #### FIGURE 5-6: EXTERNAL RC MODES The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are: - · threshold voltage variation - · component tolerances - · packaging variations in capacitance The user also needs to take into account variation due to tolerance of external RC components used. #### 5.2.2 INTERNAL CLOCK SOURCES The device may be configured to use the internal oscillator block as the system clock by performing one of the following actions: - Program the FOSC<2:0> bits in Configuration Word 1 to select the INTOSC clock source, which will be used as the default system clock upon a device Reset. - Write the SCS<1:0> bits in the OSCCON register to switch the system clock source to the internal oscillator during run-time. See Section 5.3 "Clock Switching"for more information. In **INTOSC** mode, OSC1/CLKIN is available for general purpose I/O. OSC2/CLKOUT is available for general purpose I/O or CLKOUT. The function of the $\overline{\text{OSC2/CLKOUT}}$ pin is determined by the state of the $\overline{\text{CLKOUTEN}}$ bit in Configuration Word 1. The internal oscillator block has two independent oscillators and a dedicated Phase-Locked Loop, HFPLL that can produce one of three internal system clock sources. - The HFINTOSC (High-Frequency Internal Oscillator) is factory calibrated and operates at 16 MHz. The HFINTOSC source is generated from the 500 kHz MFINTOSC source and the dedicated Phase-Locked Loop, HFPLL. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 5-3). - The MFINTOSC (Medium-Frequency Internal Oscillator) is factory calibrated and operates at 500 kHz. The frequency of the MFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 5-3). - The LFINTOSC (Low-Frequency Internal Oscillator) is uncalibrated and operates at 31 kHz. # FIGURE 5-10: FSCM TIMING DIAGRAM ## 6.0 REFERENCE CLOCK MODULE The reference clock module provides the ability to send a divided clock to the clock output pin of the device (CLKR) and provide a secondary internal clock source to the modulator module. This module is available in all oscillator configurations and allows the user to select a greater range of clock sub-multiples to drive external devices in the application. The reference clock module includes the following features: - · System clock is the source - · Available in all oscillator configurations - · Programmable clock divider - · Output enable to a port pin - · Selectable duty cycle - · Slew rate control The reference clock module is controlled by the CLKRCON register (Register 6-1) and is enabled when setting the CLKREN bit. To output the divided clock signal to the CLKR port pin, the CLKROE bit must be set. The CLKRDIV<2:0> bits enable the selection of 8 different clock divider options. The CLKRDC<1:0> bits can be used to modify the duty cycle of the output clock<sup>(1)</sup>. The CLKRSLR bit controls slew rate limiting. Note 1: If the base clock rate is selected without a divider, the output clock will always have a duty cycle equal to that of the source clock, unless a 0% duty cycle is selected. If the clock divider is set to base clock/2, then 25% and 75% duty cycle accuracy will be dependent upon the source clock. For information on using the reference clock output with the modulator module, see **Section 23.0 "Data Signal Modulator"**. ## 6.1 Slew Rate The slew rate limitation on the output port pin can be disabled. The Slew Rate limitation can be removed by clearing the CLKRSLR bit in the CLKRCON register. ### 6.2 Effects of a Reset Upon any device Reset, the reference clock module is disabled. The user's firmware is responsible for initializing the module before enabling the output. The registers are reset to their default values. # 6.3 Conflicts with the CLKR pin There are two cases when the reference clock output signal cannot be output to the CLKR pin, if: - · LP, XT, or HS oscillator mode is selected. - · CLKOUT function is enabled. Even if either of these cases are true, the module can still be enabled and the reference clock signal may be used in conjunction with the modulator module. #### 6.3.1 OSCILLATOR MODES If LP, XT, or HS oscillator modes are selected, the OSC2/CLKR pin must be used as an oscillator input pin and the CLKR output cannot be enabled. See **Section 5.2 "Clock Source Types"** for more information on different oscillator modes. #### 6.3.2 CLKOUT FUNCTION The CLKOUT function has a higher priority than the reference clock module. Therefore, if the CLKOUT function is enabled by the CLKOUTEN bit in Configuration Word 1, Fosc/4 will always be output on the port pin. Reference **Section 4.0 "Device Configuration"** for more information. # 6.4 Operation During Sleep As the reference clock module relies on the system clock as its source, and the system clock is disabled in Sleep, the module does not function in Sleep, even if an external clock source or the Timer1 clock source is configured as the system clock. The module outputs will remain in their current state until the device exits Sleep. ### 8.5.5 PIR1 REGISTER The PIR1 register contains the interrupt flag bits, as shown in Register 8-5. Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE, of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. # REGISTER 8-5: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1 | R/W-0/0 | R/W-0/0 | R-0/0 | R-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |---------|---------|-------|-------|---------|---------|---------|---------| | TMR1GIF | ADIF | RCIF | TXIF | SSP1IF | CCP1IF | TMR2IF | TMR1IF | | bit 7 | | | | • | | | bit 0 | Note: | Legend: | | | |----------------------|-------------------------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | | _ | | | | bit 7 TMR1 | GIF: Timer1 Gate Interrupt Flag bit | | | bit 7 | TMR1GIF: Timer1 Gate Interrupt Flag bit | |-------|------------------------------------------------------------------| | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | | bit 6 | ADIF: A/D Converter Interrupt Flag bit | | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | | bit 5 | RCIF: USART Receive Interrupt Flag bit | | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | | bit 4 | TXIF: USART Transmit Interrupt Flag bit | | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | | bit 3 | <b>SSP1IF:</b> Synchronous Serial Port (MSSP) Interrupt Flag bit | | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | | bit 2 | CCP1IF: CCP1 Interrupt Flag bit | | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | | bit 1 | TMR2IF: Timer2 to PR2 Interrupt Flag bit | | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | | bit 0 | TMR1IF: Timer1 Overflow Interrupt Flag bit | | | 1 = Interrupt is pending | | | 0 = Interrupt is not pending | ### REGISTER 13-1: IOCAP: INTERRUPT-ON-CHANGE PORTA POSITIVE EDGE REGISTER | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | IOCAP5 | IOCAP4 | IOCAP3 | IOCAP2 | IOCAP1 | IOCAP0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-6 **Unimplemented:** Read as '0' bit 5-0 IOCAP<5:0>: Interrupt-on-Change PORTA Positive Edge Enable bits 1 = Interrupt-on-Change enabled on the pin for a positive going edge. Associated Status bit and interrupt flag will be set upon detecting an edge. 0 = Interrupt-on-Change disabled for the associated pin. #### REGISTER 13-2: IOCAN: INTERRUPT-ON-CHANGE PORTA NEGATIVE EDGE REGISTER | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | IOCAN5 | IOCAN4 | IOCAN3 | IOCAN2 | IOCAN1 | IOCAN0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-6 **Unimplemented:** Read as '0' bit 5-0 IOCAN<5:0>: Interrupt-on-Change PORTA Negative Edge Enable bits 1 = Interrupt-on-Change enabled on the pin for a negative going edge. Associated Status bit and interrupt flag will be set upon detecting an edge. 0 = Interrupt-on-Change disabled for the associated pin. ### REGISTER 13-3: IOCAF: INTERRUPT-ON-CHANGE PORTA FLAG REGISTER | U-0 | U-0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | |-------|-----|------------|------------|------------|------------|------------|------------| | _ | _ | IOCAF5 | IOCAF4 | IOCAF3 | IOCAF2 | IOCAF1 | IOCAF0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared HS - Bit is set in hardware bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **IOCAF<5:0>:** Interrupt-on-Change PORTA Flag bits 1 = An enabled change was detected on the associated pin. Set when IOCAPx = 1 and a rising edge was detected on RAx, or when IOCANx = 1 and a falling edge was detected on RAx. 0 = No change was detected, or the user cleared the detected change. # REGISTER 13-4: IOCBP: INTERRUPT-ON-CHANGE PORTB POSITIVE EDGE REGISTER (PIC16(L)F1828 ONLY) | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | |---------|---------|---------|---------|-----|-----|-----|-------| | IOCBP7 | IOCBP6 | IOCBP5 | IOCBP4 | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-4 IOCBP<7:4>: Interrupt-on-Change PORTB Positive Edge Enable bits 1 = Interrupt-on-Change enabled on the pin for a positive going edge. Associated Status bit and interrupt flag will be set upon detecting an edge. 0 = Interrupt-on-Change disabled for the associated pin. bit 3-0 **Unimplemented:** Read as '0' # REGISTER 13-5: IOCBN: INTERRUPT-ON-CHANGE PORTB NEGATIVE EDGE REGISTER (PIC16(L)F1828 ONLY) | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | |---------|---------|---------|---------|-----|-----|-----|-------| | IOCBN7 | IOCBN6 | IOCBN5 | IOCBN4 | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | ### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-4 IOCAN<7:4>: Interrupt-on-Change PORTB Negative Edge Enable bits 1 = Interrupt-on-Change enabled on the pin for a negative going edge. Associated Status bit and interrupt flag will be set upon detecting an edge. 0 = Interrupt-on-Change disabled for the associated pin. bit 3-0 **Unimplemented:** Read as '0' # REGISTER 23-3: MDCARH: MODULATION HIGH CARRIER CONTROL REGISTER | R/W-x/u | R/W-x/u | R/W-x/u | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |----------|---------|----------|-----|---------|---------|---------|---------| | MDCHODIS | MDCHPOL | MDCHSYNC | - | | I<3:0> | | | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | | '1' = Bit is set | 'U' = Bit is cleared | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | bit 7 | MDCHODIS: Modulator High Carrier Output Disable | | | <ul><li>1 = Output signal driving the peripheral output pin (selected by MDCH&lt;3:0&gt;) is disabled</li><li>0 = Output signal driving the peripheral output pin (selected by MDCH&lt;3:0&gt;) is enabled</li></ul> | | bit 6 | MDCHPOL: Modulator High Carrier Polarity Select bit | | | <ul><li>1 = Selected high carrier signal is inverted</li><li>0 = Selected high carrier signal is not inverted</li></ul> | | bit 5 | MDCHSYNC: Modulator High Carrier Synchronization Enable bit | | | 1 = Modulator waits for a falling edge on the high time carrier signal before allowing a switch to the low time carrier | | | 0 = Modulator Output is not synchronized to the high time carrier signal <sup>(1)</sup> | | bit 4 | Unimplemented: Read as '0' | | bit 3-0 | MDCH<3:0> Modulator Data High Carrier Selection bits (1) | | | 1111 = Reserved. No channel connected. | | | • | | | • | | | 1000 = Reserved. No channel connected. | | | 0111 = CCP4 output (PWM Output mode only) | | | 0110 = CCP3 output (PWM Output mode only) | | | 0101 = CCP2 output (PWM Output mode only) | | | 0100 = CCP1 output (PWM Output mode only) | | | 0011 = Reference clock module signal | | | 0010 = MDCIN2 port pin<br>0001 = MDCIN1 port pin | | | 0001 = MDCHV port pin | | | | Note 1: Narrowed carrier pulse widths or spurs may occur in the signal stream if the carrier is not synchronized. # 25.5.4 SLAVE MODE 10-BIT ADDRESS RECEPTION This section describes a standard sequence of events for the MSSP1 module configured as an I<sup>2</sup>C Slave in 10-bit Addressing mode. Figure 25-20 is used as a visual reference for this description. This is a step by step process of what must be done by slave software to accomplish I<sup>2</sup>C communication. - Bus starts Idle. - Master sends Start condition; S bit of SSP1STAT is set; SSP1IF is set if interrupt on Start detect is enabled. - Master sends matching high address with R/W bit clear; UA bit of the SSP1STAT register is set. - 4. Slave sends ACK and SSP1IF is set. - 5. Software clears the SSP1IF bit. - Software reads received address from SSP1BUF clearing the BF flag. - Slave loads low address into SSP1ADD, releasing SCL. - Master sends matching low address byte to the Slave; UA bit is set. **Note:** Updates to the SSP1ADD register are not allowed until after the ACK sequence. Slave sends ACK and SSP1IF is set. **Note:** If the low address does not match, SSP1IF and UA are still set so that the slave software can set SSP1ADD back to the high address. BF is not set because there is no match. CKP is unaffected. - 10. Slave clears SSP1IF. - Slave reads the received matching address from SSP1BUF clearing BF. - 12. Slave loads high address into SSP1ADD. - Master clocks a data byte to the slave and clocks out the slaves ACK on the ninth SCL pulse; SSP1IF is set. - 14. If SEN bit of SSP1CON2 is set, CKP is cleared by hardware and the clock is stretched. - 15. Slave clears SSP1IF. - Slave reads the received byte from SSP1BUF clearing BF. - 17. If SEN is set the slave sets CKP to release the SCL. - 18. Steps 13-17 repeat for each received byte. - 19. Master sends Stop to end the transmission. # 25.5.5 10-BIT ADDRESSING WITH ADDRESS OR DATA HOLD Reception using 10-bit addressing with AHEN or DHEN set is the same as with 7-bit modes. The only difference is the need to update the SSP1ADD register using the UA bit. All functionality, specifically when the CKP bit is cleared and SCL line is held low are the same. Figure 25-21 can be used as a reference of a slave in 10-bit addressing with AHEN set. Figure 25-22 shows a standard waveform for a slave transmitter in 10-bit Addressing mode. # 25.6.8 ACKNOWLEDGE SEQUENCE TIMING An Acknowledge sequence is enabled by setting the Acknowledge Sequence Enable bit, ACKEN bit of the SSP1CON2 register. When this bit is set, the SCL pin is pulled low and the contents of the Acknowledge data bit are presented on the SDA pin. If the user wishes to generate an Acknowledge, then the ACKDT bit should be cleared. If not, the user should set the ACKDT bit before starting an Acknowledge sequence. The Baud Rate Generator then counts for one rollover period (TBRG) and the SCL pin is deasserted (pulled high). When the SCL pin is sampled high (clock arbitration), the Baud Rate Generator counts for TBRG. The SCL pin is then pulled low. Following this, the ACKEN bit is automatically cleared, the Baud Rate Generator is turned off and the MSSP1 module then goes into ldle (Figure 25-30). ### 25.6.8.1 WCOL Status Flag If the user writes the SSP1BUF when an Acknowledge sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur). #### 25.6.9 STOP CONDITION TIMING A Stop bit is asserted on the SDA pin at the end of a receive/transmit by setting the Stop Sequence Enable bit, PEN bit of the SSP1CON2 register. At the end of a receive/transmit, the SCL line is held low after the falling edge of the ninth clock. When the PEN bit is set, the master will assert the SDA line low. When the SDA line is sampled low, the Baud Rate Generator is reloaded and counts down to '0'. When the Baud Rate Generator times out, the SCL pin will be brought high and one TBRG (Baud Rate Generator rollover count) later, the SDA pin will be deasserted. When the SDA pin is sampled high while SCL is high, the P bit of the SSP1STAT register is set. A TBRG later, the PEN bit is cleared and the SSP1IF bit is set (Figure 25-31). ## 25.6.9.1 WCOL Status Flag If the user writes the SSP1BUF when a Stop sequence is in progress, then the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur). FIGURE 25-30: ACKNOWLEDGE SEQUENCE WAVEFORM FIGURE 25-34: BUS COLLISION DURING START CONDITION (SCL = 0) # 26.2 Clock Accuracy with Asynchronous Operation The factory calibrates the internal oscillator block output (INTOSC). However, the INTOSC frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind. The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source. See **Section 5.2.2** "Internal Clock Sources" for more information. The other method adjusts the value in the Baud Rate Generator. This can be done automatically with the Auto-Baud Detect feature (see Section 26.3.1 "Auto-Baud Detect"). There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency. #### REGISTER 26-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER | R/W-/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R-1/1 | R/W-0/0 | |--------|---------|---------------------|---------|---------|---------|-------|---------| | CSRC | TX9 | TXEN <sup>(1)</sup> | SYNC | SENDB | BRGH | TRMT | TX9D | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care Synchronous mode: 1 = Master mode (clock generated internally from BRG) 0 = Slave mode (clock from external source) bit 6 **TX9:** 9-bit Transmit Enable bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5 **TXEN:** Transmit Enable bit<sup>(1)</sup> 1 = Transmit enabled 0 = Transmit disabled bit 4 SYNC: EUSART Mode Select bit 1 = Synchronous mode0 = Asynchronous mode bit 3 **SENDB:** Send Break Character bit Asynchronous mode: 1 = Send Sync Break on next transmission (cleared by hardware upon completion) 0 = Sync Break transmission completed Synchronous mode: Don't care bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR empty 0 = TSR full bit 0 **TX9D:** Ninth bit of Transmit Data Can be address/data bit or a parity bit. Note 1: SREN/CREN overrides TXEN in Sync mode. ### REGISTER 27-1: CPSCON0: CAPACITIVE SENSING CONTROL REGISTER 0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R-0/0 | R/W-0/0 | |---------|---------|-----|-----|---------|---------|--------|---------| | CPSON | CPSRM | _ | _ | CPSRN | NG<1:0> | CPSOUT | T0XCS | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 CPSON: Capacitive Sensing Module Enable bit 1 = CPS module is enabled 0 = CPS module is disabled bit 6 CPSRM: Capacitive Sensing Reference Mode bit 1 = Capacitive Sensing module is in Variable Voltage Reference mode. 0 = Capacitive Sensing module is in Fixed Voltage Reference mode.. bit 5-4 **Unimplemented:** Read as '0' bit 3-2 CPSRNG<1:0>: Capacitive Sensing Current Range bits If CPSRM = 0 (Fixed Voltage Reference mode): 00 = Oscillator is off 01 = Oscillator is in low range 10 = Oscillator is in medium range 11 = Oscillator is in high range #### If CPSRM = 1 (Variable Voltage Reference mode): 00 = Oscillator is on. Noise Detection mode. No Charge/Discharge current is supplied. 01 = Oscillator is in low range 10 = Oscillator is in medium range 11 = Oscillator is in high range bit 1 CPSOUT: Capacitive Sensing Oscillator Status bit 1 = Oscillator is sourcing current (Current flowing out of the pin) 0 = Oscillator is sinking current (Current flowing into the pin) bit 0 TOXCS: Timer0 External Clock Source Select bit If TMR0CS = 1: The T0XCS bit controls which clock external to the core/Timer0 module supplies Timer0: 1 = Timer0 clock source is the capacitive sensing oscillator 0 = Timer0 clock source is the T0CKI pin If TMR0CS = 0: Timer0 clock source is controlled by the core/Timer0 module and is Fosc/4 TABLE 29-3: PIC16F/LF1824/1828 ENHANCED INSTRUCTION SET (CONTINUED) | Mnemonic, | | Description | | | 14-Bit ( | Opcode | ) | Status | Notes | |-----------|------|-----------------------------------------------|--------|-----|----------|--------|------|----------|--------| | Oper | ands | Description Cyc | | MSb | | | LSb | Affected | 110103 | | | | CONTROL OPERA | TIONS | | | | | | | | BRA | k | Relative Branch | 2 | 11 | 001k | kkkk | kkkk | | | | BRW | _ | Relative Branch with W | 2 | 00 | 0000 | 0000 | 1011 | | | | CALL | k | Call Subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | CALLW | _ | Call Subroutine with W | 2 | 00 | 0000 | 0000 | 1010 | | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | RETFIE | k | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 | | | | RETLW | k | Return with literal in W | 2 | 11 | 0100 | kkkk | kkkk | | | | RETURN | _ | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 | | | | | | INHERENT OPERA | TIONS | | | | | | | | CLRWDT | _ | Clear Watchdog Timer | 1 | 00 | 0000 | 0110 | 0100 | TO, PD | | | NOP | _ | No Operation | 1 | 00 | 0000 | 0000 | 0000 | | | | OPTION | _ | Load OPTION_REG register with W | 1 | 00 | 0000 | 0110 | 0010 | | | | RESET | _ | Software device Reset | 1 | 00 | 0000 | 0000 | 0001 | | | | SLEEP | _ | Go into Standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO, PD | | | TRIS | f | Load TRIS register with W | 1 | 00 | 0000 | 0110 | Offf | | | | | | C-COMPILER OPT | IMIZED | | | | | | | | ADDFSR | n, k | Add Literal k to FSRn | 1 | 11 | 0001 | 0nkk | kkkk | | | | MOVIW | n mm | Move Indirect FSRn to W with pre/post inc/dec | 1 | 00 | 0000 | 0001 | 0nmm | Z | 2, 3 | | | | modifier, mm | | | | | kkkk | | | | | k[n] | Move INDFn to W, Indexed Indirect. | 1 | 11 | 1111 | 0nkk | 1nmm | Z | 2 | | MOVWI | n mm | Move W to Indirect FSRn with pre/post inc/dec | 1 | 00 | 0000 | 0001 | kkkk | | 2, 3 | | | | modifier, mm | | | | | | | | | | k[n] | Move W to INDFn, Indexed Indirect. | 1 | 11 | 1111 | 1nkk | | | 2 | Note 1: If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. <sup>2:</sup> If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle. <sup>3:</sup> See Table in the MOVIW and MOVWI instruction descriptions. # 16-Lead Plastic Quad Flat, No Lead Package (ML) – 4x4x0.9 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | ; | | | |------------------------|------------------|----------|-------------|------|--|--| | | Dimension Limits | MIN | NOM | MAX | | | | Number of Pins | N | 16 | | | | | | Pitch | е | | 0.65 BSC | | | | | Overall Height | A | 0.80 | 0.90 | 1.00 | | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | | Contact Thickness | A3 | 0.20 REF | | | | | | Overall Width | E | 4.00 BSC | | | | | | Exposed Pad Width | E2 | 2.50 | 2.65 | 2.80 | | | | Overall Length | D | 4.00 BSC | | | | | | Exposed Pad Length | D2 | 2.50 | 2.65 | 2.80 | | | | Contact Width | b | 0.25 | 0.30 | 0.35 | | | | Contact Length | L | 0.30 | 0.40 | 0.50 | | | | Contact-to-Exposed Pad | K | 0.20 | _ | _ | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-127B