Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Dataila | | |----------------------------|----------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 48MHz | | Connectivity | EBI/EMI, I²C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LVD, POR, PWM, WDT | | Number of I/O | 68 | | Program Memory Size | 64KB (32K x 16) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 3930 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 15x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-TQFP | | Supplier Device Package | 80-TQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18f86j11-i-pt | #### 5.2 Master Clear (MCLR) The MCLR pin provides a method for triggering a hard external Reset of the device. A Reset is generated by holding the pin low. PIC18 extended microcontroller devices have a noise filter in the MCLR Reset path which detects and ignores small pulses. The MCLR pin is not driven low by any internal Resets, including the WDT. #### 5.3 Power-on Reset (POR) A Power-on Reset condition is generated on-chip whenever VDD rises above a certain threshold. This allows the device to start in the initialized state when VDD is adequate for operation. To take advantage of the POR circuitry, tie the $\overline{MCLR}$ pin through a resistor (1 k $\Omega$ to 10 k $\Omega$ ) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset delay. A minimum rise rate for VDD is specified (Parameter D004). For a slow rise time, see Figure 5-2. When the device starts normal operation (i.e., exits the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met. Power-on Reset events are captured by the $\overline{POR}$ bit (RCON<1>). The state of the bit is set to '0' whenever a Power-on Reset occurs; it does not change for any other Reset event. $\overline{POR}$ is not reset to '1' by any hardware event. To capture multiple events, the user manually resets the bit to '1' in software following any Power-on Reset. #### 5.4 Brown-out Reset (BOR) The PIC18F87J11 family of devices incorporates a simple Brown-out Reset function when the internal regulator is enabled (ENVREG pin is tied to VDD). Any drop of VDD below VBOR (Parameter D005) for greater than time, TBOR, will reset the device. A Reset may or may not occur if VDD falls below VBOR for less than TBOR. The chip will remain in Brown-out Reset until VDD rises above VBOR. Once a Brown-out Reset has occurred, the Power-up Timer will keep the chip in Reset for TPWRT (Parameter 33). If VDD drops below VBOR while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above VBOR, the Power-up Timer will execute the additional time delay. ## FIGURE 5-2: EXTERNAL POWER-ON RESET CIRCUIT (FOR RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if the VDD power-up slope is too slow. The diode, D, helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to make sure that the voltage drop across R does not violate the device's electrical specification. - 3: $R1 \ge 1$ k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor, C, in the event of $\overline{MCLR}/VPP$ pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). #### 5.4.1 DETECTING BOR The BOR bit always resets to '0' on any Brown-out Reset or Power-on Reset event. This makes it difficult to determine if a Brown-out Reset event has occurred just by reading the state of BOR alone. A more reliable method is to simultaneously check the state of both POR and BOR. This assumes that the POR bit is reset to '1' in software immediately after any Power-on Reset event. If BOR is '0' while POR is '1', it can be reliably assumed that a Brown-out Reset event has occurred. If the voltage regulator is disabled, Brown-out Reset functionality is disabled. In this case, the BOR bit cannot be used to determine a Brown-out Reset event. The BOR bit is still cleared by a Power-on Reset event. #### 5.5 Configuration Mismatch (CM) The Configuration Mismatch (CM) Reset is designed to detect and attempt to recover from random, memory corrupting events. These include Electrostatic Discharge (ESD) events, which can cause widespread, single bit changes throughout the device and result in catastrophic failure. In PIC18FXXJ Flash devices, the device Configuration registers (located in the configuration memory space) are continuously monitored during operation by comparing their values to complimentary shadow registers. If a mismatch is detected between the two sets of registers, a CM Reset automatically occurs. These events are captured by the $\overline{\text{CM}}$ bit (RCON<5>). The state of the bit is set to '0' whenever a CM event occurs; it does not change for any other Reset event. #### 7.0 FLASH PROGRAM MEMORY The Flash program memory is readable, writable and erasable during normal operation over the entire VDD range. A read from program memory is executed on one byte at a time. A write to program memory is executed on blocks of 64 bytes at a time or two bytes at a time. Program memory is erased in blocks of 1024 bytes at a time. A bulk erase operation may not be issued from user code. Writing or erasing program memory will cease instruction fetches until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases. A value written to program memory does not need to be a valid instruction. Executing a program memory location that forms an invalid instruction results in a NOP. #### 7.1 **Table Reads and Table Writes** In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM: - Table Read (TBLRD) - Table Write (TBLWT) The program memory space is 16 bits wide, while the data RAM space is 8 bits wide. Table reads and table writes move data between these two memory spaces through an 8-bit register (TABLAT). Table read operations retrieve data from program memory and place it into the data RAM space. Figure 7-1 shows the operation of a table read with program memory and data RAM. Table write operations store data from the data memory space into holding registers in program memory. The procedure to write the contents of the holding registers into program memory is detailed in Section 7.5 "Writing to Flash Program Memory". Figure 7-2 shows the operation of a table write with program memory and data RAM. Table operations work with byte entities. A table block containing data, rather than program instructions, is not required to be word-aligned. Therefore, a table block can start and end at any byte address. If a table write is being used to write executable code into program memory, program instructions will need to be word-aligned. **TABLE 11-20: PORTJ FUNCTIONS** | Pin Name | Function | TRIS<br>Setting | I/O | I/O<br>Type | Description | |----------|----------|-----------------|-----|-------------|-------------------------------------------------------------------------------------------------| | RJ0/ALE | RJ0 | 0 | 0 | DIG | LATJ<0> data output. | | | | 1 | ı | ST | PORTJ<0> data input. | | | ALE | х | 0 | DIG | External Memory Interface address latch enable control output; takes priority over digital I/O. | | RJ1/OE | RJ1 | 0 | 0 | DIG | LATJ<1> data output. | | | | 1 | I | ST | PORTJ<1> data input. | | | ŌĒ | х | 0 | DIG | External Memory Interface output enable control output; takes priority over digital I/O. | | RJ2/WRL | RJ2 | 0 | 0 | DIG | LATJ<2> data output. | | | | 1 | I | ST | PORTJ<2> data input. | | | WRL | х | 0 | DIG | External Memory Bus write low byte control; takes priority over digital I/O. | | RJ3/WRH | RJ3 | 0 | 0 | DIG | LATJ<3> data output. | | | | 1 | ı | ST | PORTJ<3> data input. | | | WRH | х | 0 | DIG | External Memory Interface write high byte control output; takes priority over digital I/O. | | RJ4/BA0 | RJ4 | 0 | 0 | DIG | LATJ<4> data output. | | | | 1 | I | ST | PORTJ<4> data input. | | | BA0 | х | 0 | DIG | External Memory Interface Byte Address 0 control output; takes priority over digital I/O. | | RJ5/CE | RJ5 | 0 | 0 | DIG | LATJ<5> data output. | | | | 1 | I | ST | PORTJ<5> data input. | | | CE | х | 0 | DIG | External Memory Interface chip enable control output; takes priority over digital I/O. | | RJ6/LB | RJ6 | 0 | 0 | DIG | LATJ<6> data output. | | | | 1 | ı | ST | PORTJ<6> data input. | | | LB | х | 0 | DIG | External Memory Interface lower byte enable control output; takes priority over digital I/O. | | RJ7/UB | RJ7 | 0 | 0 | DIG | LATJ<7> data output. | | | | 1 | ı | ST | PORTJ<7> data input. | | | ŪB | х | 0 | DIG | External Memory Interface upper byte enable control output; takes priority over digital I/O. | **Legend:** O = Output, I = Input, DIG = Digital Output, ST = Schmitt Buffer Input, #### TABLE 11-21: SUMMARY OF REGISTERS ASSOCIATED WITH PORTJ | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page: | |----------------------|--------|--------|---------------------|--------|--------|--------|--------|--------|-----------------------------| | PORTJ <sup>(1)</sup> | RJ7 | RJ6 | RJ5 | RJ4 | RJ3 | RJ2 | RJ1 | RJ0 | 65 | | LATJ <sup>(1)</sup> | LATJ7 | LATJ6 | LATJ5 | LATJ4 | LATJ3 | LATJ2 | LATJ1 | LATJ0 | 64 | | TRISJ <sup>(1)</sup> | TRISJ7 | TRISJ6 | TRISJ5 | TRISJ4 | TRISJ3 | TRISJ2 | TRISJ1 | TRISJ0 | 64 | | PORTG | RDPU | REPU | RJPU <sup>(1)</sup> | RG4 | RG3 | RG2 | RG1 | RG0 | 65 | Legend: Shaded cells are not used by PORTJ. Note 1: Unimplemented on 64-pin devices, read as '0'. x = Don't care (TRIS bit does not affect port direction or is overridden for this option). ## 12.4.2 PARTIALLY MULTIPLEXED MEMORY OR PERIPHERAL Partial multiplexing implies using more pins; however, for a few extra pins, some extra performance can be achieved. Figure 12-28 shows an example of a memory or peripheral that is partially multiplexed with an external latch. If the peripheral has internal latches as shown in Figure 12-29, then no extra circuitry is required except for the peripheral itself. FIGURE 12-28: EXAMPLE OF A PARTIALLY MULTIPLEXED ADDRESSING APPLICATION #### FIGURE 12-29: EXAMPLE OF AN 8-BIT MULTIPLEXED ADDRESS AND DATA APPLICATION #### 16.1 Timer3 Operation Timer3 can operate in one of three modes: - Timer - · Synchronous Counter - · Asynchronous Counter The operating mode is determined by the clock select bit, TMR3CS (T3CON<1>). When TMR3CS is cleared (= 0), Timer3 increments on every internal instruction cycle (Fosc/4). When the bit is set, Timer3 increments on every rising edge of the Timer1 external clock input or the Timer1 oscillator, if enabled. As with Timer1, the RC1/T1OSI and RC0/T1OSO/T13CKI pins become inputs when the Timer1 oscillator is enabled. This means the values of TRISC<1:0> are ignored and the pins are read as '0'. #### FIGURE 16-1: TIMER3 BLOCK DIAGRAM #### FIGURE 16-2: TIMER3 BLOCK DIAGRAM (16-BIT READ/WRITE MODE) #### 16.2 Timer3 16-Bit Read/Write Mode Timer3 can be configured for 16-bit reads and writes (see Figure 16-2). When the RD16 control bit (T3CON<7>) is set, the address for TMR3H is mapped to a buffer register for the high byte of Timer3. A read from TMR3L will load the contents of the high byte of Timer3 into the Timer3 High Byte Buffer register. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, has become invalid due to a rollover between reads. A write to the high byte of Timer3 must also take place through the TMR3H Buffer register. The Timer3 high byte is updated with the contents of TMR3H when a write occurs to TMR3L. This allows a user to write all 16 bits to both the high and low bytes of Timer3 at once. The high byte of Timer3 is not directly readable or writable in this mode. All reads and writes must take place through the Timer3 High Byte Buffer register. Writes to TMR3H do not clear the Timer3 prescaler. The prescaler is only cleared on writes to TMR3L. # 16.3 Using the Timer1 Oscillator as the Timer3 Clock Source The Timer1 internal oscillator may be used as the clock source for Timer3. The Timer1 oscillator is enabled by setting the T1OSCEN (T1CON<3>) bit. To use it as the Timer3 clock source, the TMR3CS bit must also be set. As previously noted, this also configures Timer3 to increment on every rising edge of the oscillator source. The Timer1 oscillator is described in **Section 14.0** "Timer1 Module". #### 16.4 Timer3 Interrupt The TMR3 register pair (TMR3H:TMR3L) increments from 0000h to FFFFh and overflows to 0000h. The Timer3 interrupt, if enabled, is generated on overflow and is latched in interrupt flag bit, TMR3IF (PIR2<1>). This interrupt can be enabled or disabled by setting or clearing the Timer3 Interrupt Enable bit, TMR3IE (PIE2<1>). #### 16.5 Resetting Timer3 Using the ECCPx Special Event Trigger If ECCP1 or ECCP2 is configured to use Timer3 and to generate a Special Event Trigger in Compare mode (CCPxM<3:0> = 1011), this signal will reset Timer3. The trigger from ECCP2 will also start an A/D conversion if the A/D module is enabled (see Section 19.2.1 "Special Event Trigger" for more information). The module must be configured as either a timer or synchronous counter to take advantage of this feature. When used this way, the CCPRxH:CCPRxL register pair effectively becomes a period register for Timer3. If Timer3 is running in Asynchronous Counter mode, the Reset operation may not work. In the event that a write to Timer3 coincides with a Special Event Trigger from an ECCPx module, the write will take precedence. **Note:** The Special Event Triggers from the ECCPx module will not set the TMR3IF interrupt flag bit (PIR1<0>). TABLE 16-1: REGISTERS ASSOCIATED WITH TIMER3 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page: | |----------------------|------------|---------------|---------|---------|---------|--------|--------|--------|-----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 61 | | PIR2 | OSCFIF | CM2IF | CM1IF | _ | BCL1IF | LVDIF | TMR3IF | CCP2IF | 64 | | PIE2 | OSCFIE | CM2IE | CM1IE | _ | BCL1IE | LVDIE | TMR3IE | CCP2IE | 64 | | IPR2 | OSCFIP | CM2IP | CM1IP | _ | BCL1IP | LVDIP | TMR3IP | CCP2IP | 64 | | TMR3L | Timer3 Reg | gister Low By | yte | | | | | | 65 | | TMR3H | Timer3 Reg | gister High B | yte | | | | | | 65 | | T1CON <sup>(1)</sup> | RD16 | T1RUN | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 62 | | T3CON | RD16 | T3CCP2 | T3CKPS1 | T3CKPS0 | T3CCP1 | T3SYNC | TMR3CS | TMR3ON | 65 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer3 module. **Note 1:** Default (legacy) SFR at this address, available when WDTCON<4> = 0. #### 17.2 Timer4 Interrupt The Timer4 module has an 8-bit period register, PR4, which is both readable and writable. Timer4 increments from 00h until it matches PR4 and then resets to 00h on the next increment cycle. The PR4 register is initialized to FFh upon Reset. #### 17.3 Output of TMR4 The output of TMR4 (before the postscaler) is used only as a PWM time base for the ECCPx/CCPx modules. It is not used as a baud rate clock for the MSSP modules as is the Timer2 output. FIGURE 17-1: TIMER4 BLOCK DIAGRAM TABLE 17-1: REGISTERS ASSOCIATED WITH TIMER4 AS A TIMER/COUNTER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page: | |--------|------------|--------------|----------|----------|----------|--------|---------|---------|-----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 61 | | IPR3 | SSP2IP | BCL2IP | RC2IP | TX2IP | TMR4IP | CCP5IP | CCP4IP | CCP3IP | 64 | | PIR3 | SSP2IF | BCL2IF | RC2IF | TX2IF | TMR4IF | CCP5IF | CCP4IF | CCP3IF | 64 | | PIE3 | SSP2IE | BCL2IE | RC2IE | TX2IE | TMR4IE | CCP5IE | CCP4IE | CCP3IE | 64 | | TMR4 | Timer4 Reg | gister | | | | | | | 65 | | T4CON | _ | T4OUTPS3 | T4OUTPS2 | T4OUTPS1 | T4OUTPS0 | TMR40N | T4CKPS1 | T4CKPS0 | 65 | | PR4 | Timer4 Per | iod Register | | | | • | | | 65 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Timer4 module. FIGURE 20-9: $I^2C^{TM}$ SLAVE MODE TIMING WITH SEN = 0 AND ADMSK<5:1> = 01011 (RECEPTION, 7-BIT ADDRESS) #### REGISTER 21-1: TXSTAX: EUSARTX TRANSMIT STATUS AND CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-1 | R/W-0 | |-------|-------|---------------------|-------|-------|-------|------|-------| | CSRC | TX9 | TXEN <sup>(1)</sup> | SYNC | SENDB | BRGH | TRMT | TX9D | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care. Synchronous mode: 1 = Master mode (clock generated internally from BRG) 0 = Slave mode (clock from external source) bit 6 TX9: 9-Bit Transmit Enable bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5 **TXEN:** Transmit Enable bit<sup>(1)</sup> 1 = Transmit is enabled 0 = Transmit is disabled bit 4 SYNC: EUSARTx Mode Select bit 1 = Synchronous mode 0 = Asynchronous mode bit 3 **SENDB:** Send Break Character bit Asynchronous mode: 1 = Sends Sync Break on the next transmission (cleared by hardware upon completion) 0 = Sync Break transmission has completed Synchronous mode: Don't care. bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode. bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR is empty 0 = TSR is full bit 0 **TX9D:** 9th bit of Transmit Data This can be an address/data bit or a parity bit. Note 1: SREN/CREN overrides TXEN in Sync mode. #### REGISTER 21-3: BAUDCONX: BAUD RATE CONTROL REGISTER | R/W-0 | R-1 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | |--------|-------|-------|-------|-------|-----|-------|-------| | ABDOVF | RCIDL | RXDTP | TXCKP | BRG16 | _ | WUE | ABDEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 ABDOVF: Auto-Baud Acquisition Rollover Status bit 1 = A BRG rollover has occurred during Auto-Baud Rate Detect mode (must be cleared in software) 0 = No BRG rollover has occurred bit 6 RCIDL: Receive Operation Idle Status bit 1 = Receive operation is Idle0 = Receive operation is active bit 5 RXDTP: Data/Receive Polarity Select bit Asynchronous mode: 1 = Receive data (RXx) is inverted (active-low)0 = Receive data (RXx) is not inverted (active-high) Synchronous mode: 1 = Data (DTx) is inverted (active-low) 0 = Data (DTx) is not inverted (active-high) bit 4 TXCKP: Synchronous Clock Polarity Select bit Asynchronous mode: 1 = Idle state for transmit (TXx) is a low level 0 = Idle state for transmit (TXx) is a high level Synchronous mode: 1 = Idle state for clock (CKx) is a high level 0 = Idle state for clock (CKx) is a low level bit 3 BRG16: 16-Bit Baud Rate Register Enable bit 1 = 16-bit Baud Rate Generator - SPBRGHx and SPBRGx 0 = 8-bit Baud Rate Generator - SPBRGx only (Compatible mode), SPBRGHx value is ignored bit 2 Unimplemented: Read as '0' bit 1 WUE: Wake-up Enable bit Asynchronous mode: 1 = EUSARTx will continue to sample the RXx pin – interrupt is generated on the falling edge; bit is cleared in hardware on the following rising edge 0 = RXx pin is not monitored or rising edge detected Synchronous mode: Unused in this mode. bit 0 ABDEN: Auto-Baud Detect Enable bit Asynchronous mode: 1 = Enables baud rate measurement on the next character. Requires reception of a Sync field (55h); cleared in hardware upon completion. 0 = Baud rate measurement is disabled or has completed Synchronous mode: Unused in this mode. # 24.1 Configuring the Comparator Voltage Reference The comparator voltage reference module is controlled through the CVRCON register (Register 24-1). The comparator voltage reference provides two ranges of output voltage, each with 16 distinct levels. The range to be used is selected by the CVRR bit (CVRCON<5>). The primary difference between the ranges is the size of the steps selected by the CVREF Selection bits (CVR<3:0>), with one range offering finer resolution. The equations used to calculate the output of the comparator voltage reference are as follows: $\frac{\text{If CVRR} = 1:}{\text{CVREF} = ((\text{CVR} < 3:0 >)/24) \times (\text{CVRSRC})}$ If CVRR = 0: $CVREF = (CVRSRC/4) + ((CVR < 3:0 >)/32) \times (CVRSRC)$ The comparator reference supply voltage can come from either VDD and VSS, or the external VREF+ and VREF- that are multiplexed with RA2 and RA3. The voltage source is selected by the CVRSS bit (CVRCON<4>). The settling time of the comparator voltage reference must be considered when changing the CVREF output (see Table 28-3 in Section 28.0 "Electrical Characteristics"). The CVRCON register is a shared address SFR and uses the same address as the PR4 register. The CVRCON register is accessed by setting the ADSHR bit (WDTCON<4>). #### REGISTER 24-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER | R/W-0 |-------|----------------------|-------|-------|-------|-------|-------|-------| | CVREN | CVROE <sup>(1)</sup> | CVRR | CVRSS | CVR3 | CVR2 | CVR1 | CVR0 | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 7 **CVREN:** Comparator Voltage Reference Enable bit 1 = CVREF circuit is powered on0 = CVREF circuit is powered down bit 6 **CVROE:** Comparator VREF Output Enable bit<sup>(1)</sup> 1 = CVREF voltage level is also output on the RF5/AN10/C1INB/CVREF pin 0 = CVREF voltage is disconnected from the RF5/AN10/C1INB/CVREF pin bit 5 CVRR: Comparator VREF Range Selection bit 1 = 0 to 0.667 CVRSRC, with CVRSRC/24 step size (low range) 0 = 0.25 CVRSRC to 0.75 CVRSRC, with CVRSRC/32 step size (high range) bit 4 CVRSS: Comparator VREF Source Selection bit 1 = Comparator reference source, CVRSRC = (VREF+) - (VREF-) 0 = Comparator reference source, CVRSRC = AVDD – AVSS bit 3-0 **CVR<3:0>:** Comparator VREF Value Selection bits (0 ≤ (CVR3:CVR0) ≤ 15) When CVRR = 1: $CVREF = ((CVR < 3:0 >)/24) \bullet (CVRSRC)$ When CVRR = 0: $CVREF = (CVRSRC/4) + ((CVR<3:0>)/32) \bullet (CVRSRC)$ Note 1: CVROE overrides the TRISF<5> bit setting. | DAW | I | Decimal A | djust W | Regist | ter | | |-------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------|--------------------|--------------|-------------------------| | Synta | ax: | DAW | | | | | | Oper | ands: | None | | | | | | Oper | ration: | If [W<3:0><br>(W<3:0>) +<br>else,<br>(W<3:0>) - | 6 → W< | ·3:0>; | ] the | n, | | | If $[W<7:4>>9]$ or $[C=1]$ then, $(W<7:4>)+6 \rightarrow W<7:4>$ , $C=1$ ; else, $(W<7:4>) \rightarrow W<7:4>$ | | | | | | | Statu | is Affected: | С | | | | | | Enco | oding: | 0000 | 00 0000 00 | | 0 | 0111 | | Desc | cription: | DAW adjust resulting fro variables (e and product result. | om the ea | arlier ad<br>acked | dditi<br>BC[ | on of two<br>of format) | | Word | ds: | 1 | | | | | | Cycle | es: | 1 | | | | | | Q C | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | Decode | Read<br>register W | Proce<br>Data | | • | Write<br>W | | | regi | ster vv | L | | | | | | |-------------------|-------------------|---------|---|--|--|--|--|--| | | | | | | | | | | | Example 1: | DA | | | | | | | | | Before Instruc | tion | | | | | | | | | W | = | A5h | | | | | | | | C | = | 0 | | | | | | | | DC | = | 0 | | | | | | | | After Instruction | After Instruction | | | | | | | | | W | = | 05h | | | | | | | | C | = | 1 | | | | | | | | DC | = | 0 | | | | | | | | Example 2: | | | | | | | | | | Before Instruc | tion | | | | | | | | | W | = | CEh | | | | | | | | С | = | 0 | | | | | | | | DC | = | 0 | | | | | | | | After Instruction | | | | | | | | | | W | = | 34h | | | | | | | | С | = | 1 | | | | | | | | DC | = | 0 | | | | | | | | | | | | | | | | | | DEC | F | Decrement | : f | | | | | | |-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|---|-----------------------|--|--| | Synta | ax: | DECF f{,c | i {,a}} | | | | | | | Oper | ands: | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ | | | | | | | | Oper | ation: | (f) $-1 \rightarrow \text{dest}$ | | | | | | | | Statu | s Affected: | C, DC, N, C | C, DC, N, OV, Z | | | | | | | Enco | ding: | 0000 | 01da | fff | f | ffff | | | | Desc | ription: | Decrement register 'f'. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | | | | If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank. | | | | | | | | | | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 26.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | | | Word | ls: | 1 | | | | | | | | Cycle | es: | 1 | | | | | | | | Q C | ycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | | | Q4 | | | | | Decode | Read<br>register 'f' | Proce<br>Data | | - | /rite to<br>stination | | | | Example: | Di | ECF | CNT, | 1, | 0 | |---------------------------|------------------|----------|------|----|---| | Before Instru<br>CNT<br>Z | uction<br>=<br>= | 01h<br>0 | | | | | After Instruc | tion | | | | | | CNT | = | 00h | | | | | RETURN | Return fro | om Subro | outine | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|------|--| | Syntax: | RETURN {s} | | | | | | Operands: | $s \in \left[0,1\right]$ | | | | | | Operation: | $(TOS) \rightarrow PC;$<br>if s = 1,<br>$(WS) \rightarrow W,$<br>$(STATUSS) \rightarrow STATUS,$<br>$(BSRS) \rightarrow BSR,$<br>PCLATU, PCLATH are unchanged | | | | | | Status Affected: | None | | | | | | Encoding: | 0000 | 0000 | 0001 | 001s | | | Description: | Return from subroutine. The stack is popped and the top of the stack (TOS) is loaded into the Program Counter. If 's'= 1, the contents of the shadow registers WS, STATUSS and BSRS are loaded into their corresponding registers W, STATUS and BSR. If 's' = 0, no update of these registers occurs. | | | | | | Words: | 1 | | | | | Cycles: Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|------------| | Decode | No | Process | POP PC | | | operation | Data | from stack | | No | No | No | No | | operation | operation | operation | operation | Example: RETURN 2 After Instruction: PC = TOS | RLC | F | Rotate Left f through Carry | | | | | | |-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|--------------------|--| | Synta | ax: | RLCF f | RLCF f {,d {,a}} | | | | | | Oper | ands: | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ | $d \in [0,1]$ | | | | | | Oper | ation: | $(f < n >) \rightarrow d$<br>$(f < 7 >) \rightarrow C$<br>$(C) \rightarrow dest$ | , | >, | | | | | Statu | s Affected: | C, N, Z | | | | | | | Enco | ding: | 0011 | 01da | fff | f | ffff | | | Desc | ription: | one bit to the one bit to the one bit to the one bit to the one of the one one one one one one one one bit to the bit to the b | The contents of register 'f' are rotated one bit to the left through the Carry flag. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f' | | | | | | | | If 'a' is '0', t<br>If 'a' is '1', t<br>GPR bank. | | | | | | | | | If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 26.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. C register f | | | | | | | Word | ls: | 1 | | | | | | | Cycle | es: | 1 | | | | | | | QC | ycle Activity: | | | | | | | | | Q1 | Q2 | Q: | 3 | | Q4 | | | | Decode | Read register 'f' | Proce<br>Dat | | - | /rite to stination | | REG = 1110 0110 W = 1100 1100 C = 1 #### 27.7 MPLAB SIM Software Simulator The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers. The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool. #### 27.8 MPLAB REAL ICE In-Circuit Emulator System MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit. The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5). The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables. # 27.9 MPLAB ICD 3 In-Circuit Debugger System MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC® Flash microcontrollers and dsPIC® DSCs with the powerful, yet easy-to-use graphical user interface of MPLAB Integrated Development Environment (IDE). The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers. # 27.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming ™. The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software. TABLE 28-10: PROGRAM MEMORY FETCH TIMING REQUIREMENTS (8-BIT) | Param<br>No | Symbol | Characteristics | Min | Тур | Max | Units | |-------------|----------|-----------------------------------------------------------------------|---------------|-----|---------------|-------| | 150 | TadV2alL | Address Out Valid to ALE ↓ (address setup time) | 0.25 Tcy - 10 | _ | _ | ns | | 151 | TalL2adl | ALE ↓ to Address Out Invalid (address hold time) | 5 | _ | _ | ns | | 153 | BA01 | BA0 ↑ to Most Significant Data Valid | 0.125 Tcy | _ | _ | ns | | 154 | BA02 | BA0 ↓ to Least Significant Data Valid | 0.125 Tcy | _ | _ | ns | | 155 | TalL2oeL | ALE $\downarrow$ to $\overline{OE} \downarrow$ | 0.125 Tcy | _ | _ | ns | | 161 | ToeH2adD | OE ↑ to A/D Driven | 0.125 Tcy - 5 | _ | _ | ns | | 162 | TadV2oeH | Least Significant Data Valid Before <del>OE</del> ↑ (data setup time) | 20 | _ | _ | ns | | 162A | TadV2oeH | Most Significant Data Valid Before OE ↑ (data setup time) | 0.25 Tcy + 20 | _ | _ | ns | | 163 | ToeH2adI | OE ↑ to Data in Invalid (data hold time) | 0 | _ | _ | ns | | 166 | TalH2alH | ALE ↑ to ALE ↑ (cycle time) | _ | Tcy | _ | ns | | 167 | TACC | Address Valid to Data Valid | 0.5 Tcy - 10 | _ | _ | ns | | 168 | Toe | OE ↓ to Data Valid | _ | _ | 0.125 Tcy + 5 | ns | | 170 | TubH2oeH | BA0 = 0 Valid Before OE ↑ | 0.25 Tcy | | _ | ns | | 170A | TubL2oeH | BA0 = 1 Valid Before OE ↑ | 0.5 Tcy | _ | _ | ns | FIGURE 28-10: PARALLEL SLAVE PORT TIMING TABLE 28-16: PARALLEL SLAVE PORT REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|----------|----------------------------------------------------------|-----|-----|-------|------------| | PS1 | TdtV2wrH | Data In Valid Before PMWR or PMCSx Inactive (setup time) | 20 | _ | ns | | | PS2 | TwrH2dtI | PMWR or PMCSx Inactive to Data–In Invalid (hold time) | 20 | | ns | | | PS3 | TrdL2dtV | PMRD and PMCSx Active to Data–Out Valid | _ | 80 | ns | | | PS4 | TrdH2dtl | PMRD Active or PMCSx Inactive to Data–Out Invalid | 10 | 30 | ns | | FIGURE 28-11: PARALLEL MASTER PORT READ TIMING DIAGRAM Q1 Q2 Q3 Q4 1 Q1 1 Q2 Q3 Q1 Q2 System Clock PMA<18:13> Address 1 Address<7:0> PMD<7:0> Data PM6 **`** PM2 — PM7 ► PM3 **PMRD** PM5 **PMWR** PMALL/ PMALH PM<sub>1</sub> PMCS<2:1> Operating Conditions: 2.0V < Vcc < 3.6V, -40°C < TA < +85°C unless otherwise stated. TABLE 28-17: PARALLEL MASTER PORT READ TIMING REQUIREMENTS | Param.<br>No | Symbol | Characteristics | Min | Тур | Max | Units | |--------------|--------|----------------------------------------------------------------|-----|----------|-----|-------| | PM1 | | PMALL/PMALH Pulse Width | _ | 0.5 Tcy | _ | ns | | PM2 | | Address Out Valid to PMALL/PMALH Invalid (address setup time) | _ | 0.75 TcY | _ | ns | | РМ3 | | PMALL/PMALH Invalid to Address Out Invalid (address hold time) | _ | 0.25 TcY | _ | ns | | PM5 | | PMRD Pulse Width | _ | 0.5 Tcy | _ | ns | | РМ6 | | PMRD or PMENB Active to Data In Valid (data setup time) | _ | _ | _ | ns | | PM7 | | PMRD or PMENB Inactive to Data In Invalid (data hold time) | _ | _ | _ | ns | FIGURE 28-12: PARALLEL MASTER PORT WRITE TIMING DIAGRAM TABLE 28-18: PARALLEL MASTER PORT WRITE TIMING REQUIREMENTS | Param.<br>No | Symbol | Characteristics | Min | Тур | Max | Units | |--------------|--------|---------------------------------------------------------------------|---------|---------|-----|-------| | PM11 | | PMWR Pulse Width | _ | 0.5 Tcy | _ | ns | | PM12 | | Data Out Valid before PMWR or PMENB Goes Inactive (data setup time) | _ | _ | _ | ns | | PM13 | | PMWR or PMEMB Invalid to Data Out Invalid (data hold time) | _ | _ | _ | ns | | PM16 | | PMCSx Pulse Width | Tcy – 5 | _ | _ | ns | | Resets | 331 | Т | | |--------------------------------------------|----------|---------------------------------------------|-----| | Brown-out Reset (BOR) | | • | | | Oscillator Start-up Timer (OST) | | Table Pointer | 0.0 | | Power-on Reset (POR) | | Operations with TBLRD, TBLWT | | | Power-up Timer (PWRT) | | Table Reads/Table Writes | | | RETFIE | | TBLRD | | | RETLW | | TBLWT | | | RETURN | | Time-out in Various Situations (table) | | | Revision History | | Timer0 | | | RLCF | | Associated Registers | | | RLNCF | | Operation | | | RRCF | | Overflow Interrupt | | | RRNCF | | Prescaler | | | 144401 | | Switching Assignment | | | S | | Prescaler Assignment (PSA Bit) | | | SCKx | 237 | Prescaler Select (T0PS2:T0PS0 Bits) | 195 | | SDIx | | Prescaler. See Prescaler, Timer0. | | | SDOx | | Reads and Writes in 16-Bit Mode | | | SEC IDLE Mode | | Source Edge Select (T0SE Bit) | | | SEC_IDLE Mode | | Source Select (T0CS Bit) | 194 | | Serial Clock, SCKx | | Timer1 | 197 | | | | 16-Bit Read/Write Mode | 199 | | Serial Data In (SDIx) | | Associated Registers | 202 | | Serial Data Out (SDOx) | 231 | Considerations in Asynchronous Counter Mode | | | Serial Peripheral Interface. See SPI Mode. | 004 | Interrupt | 200 | | SETF | | Operation | | | Slave Select (SSx) | | Oscillator 19 | | | SLEEP | | Layout Considerations | | | Software Simulator (MPLAB SIM) | | Oscillator, as Secondary Clock | | | Special Event Trigger. See Compare (ECCP M | | Resetting, Using the ECCPx Special | | | Special Features of the CPU | | Event Trigger | 200 | | SPI Mode (MSSP) | | Special Event Trigger (ECCP) | | | Associated Registers | | TMR1H Register | | | Bus Mode Compatibility | | TMR1L Register | | | Clock Speed, Interactions | 246 | Use as a Clock Source | | | Effects of a Reset | 246 | Use as a Real-Time Clock | | | Enabling | 242 | Timer2 | | | Master Mode | 243 | Associated Registers | | | Master/Slave Connection | 242 | Interrupt | | | Operation in Power-Managed Modes | 246 | Operation | | | Serial Clock | 237 | Output | | | Serial Data In | 237 | | | | Serial Data Out | 237 | PR2 Register | | | Slave Mode | 244 | TMR2 to PR2 Match Interrupt | | | Slave Select | 237 | Timer3 | | | Slave Select Synchronization | 244 | 16-Bit Read/Write Mode | | | SPI Clock | 243 | Associated Registers | | | SSPxBUF Register | | Operation | | | SSPxSR Register | | Oscillator | | | Typical Connection | | Overflow Interrupt | , | | SSPOV | | Special Event Trigger (ECCPx) | | | SSPOV Status Flag | | TMR3H Register | | | SSPxSTAT Register | <u>-</u> | TMR3L Register | | | R/W Bit | 253 256 | Timer4 | | | SSx | | Associated Registers | | | Stack Full/Underflow Resets | | Operation | | | SUBFSR | | Output | 210 | | SUBFWB | | Postscaler. See Postscaler, Timer4. | | | | | PR4 Register | 209 | | SUBLW | | Prescaler. See Prescaler, Timer4. | | | SUBULNK | | TMR4 Register | 209 | | SUBWF | | TMR4 to PR4 Match Interrupt20 | | | SUBWFB | 384 | · | |