Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |------------------------------------|---------------------------------------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-A9 | | Number of Cores/Bus<br>Width | 1 Core, 32-Bit | | Speed | 1.0GHz | | Co-Processors/DSP | Multimedia; NEON™ SIMD | | RAM Controllers | LPDDR2, LVDDR3, DDR3 | | Graphics Acceleration | Yes | | Display & Interface<br>Controllers | Keypad, LCD | | Ethernet | 10/100Mbps (1) | | SATA | - | | USB | USB 2.0 + PHY (3) | | Voltage - I/O | 1.2V, 1.8V, 3.0V | | Operating Temperature | 0°C ~ 95°C (TJ) | | Security Features | ARM TZ, Boot Security, Cryptography, RTIC, Secure Fusebox, Secure JTAG, Secure Memory, Secure RTC, Tamper Detection | | Package / Case | 432-TFBGA | | Supplier Device Package | 432-MAPBGA (13x13) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcimx6l3dvn10ac | #### **NOTE** The actual feature set depends on the part numbers as described in Table 1, "Example Orderable Part Numbers," on page 3. Functions, such as 2D hardware graphics acceleration or E Ink may not be enabled for specific part numbers. # 1.3 Updated Signal Naming Convention The signal names of the i.MX6 series of products have been standardized to better align the signal names within the family and across the documentation. Some of the benefits of these changes are as follows: - The names are unique within the scope of an SoC and within the series of products - Searches will return all occurrences of the named signal - The names are consistent between i.MX 6 series products implementing the same modules - The module instance is incorporated into the signal name This change applies only to signal names. The original ball names have been preserved to prevent the need to change schematics, BSDL models, IBIS models, and so on. Throughout this document, the updated signal names are used except where referenced as a ball name (such as the Functional Contact Assignments table, Ball Map table, and so on). A master list of the signal name changes is in the document, *IMX 6 Series Signal Name Mapping* (EB792). This list can be used to map the signal names used in older documentation to the new standardized naming conventions. i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 The i.MX 6SoloLite processor contains a variety of digital and analog modules. Table 2 describes these modules in alphabetical order. Table 2. i.MX 6SoloLite Modules List | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 128x8<br>Fuse Box | Electrical Fuse<br>Array | Security | Electrical Fuse Array. Enables to setup Boot Modes, Security Levels, Security Keys, and many other system parameters. The i.MX 6SoloLite processor consists of 2-128x8-bit fuse box accessible through OCOTP_CTRL interface. | | ARM | ARM Platform | ARM | The ARM Cortex-A9 platform consists of a Cortex-A9 core version r2p10 and associated sub-blocks, including Level 2 Cache Controller, SCU (Snoop Control Unit), GIC (General Interrupt Controller), private timers, Watchdog, and CoreSight debug modules. | | AUDMUX | Digital<br>Audio Mux | Multimedia<br>Peripherals | The AUDMUX is a programmable interconnect for voice, audio, and synchronous data routing between host serial interfaces (for example, SSI1, SSI2, and SSI3) and peripheral serial interfaces (audio and voice codecs). The AUDMUX has seven ports with identical functionality and programming models. A desired connectivity is achieved by configuring two or more AUDMUX ports. | | CCM<br>GPC<br>SRC | Clock Control<br>Module,<br>General Power<br>Controller,<br>System Reset<br>Controller | Clocks, Resets,<br>and Power<br>Control | These modules are responsible for clock and reset distribution in the system, and also for the system power management. | | CSU | Central<br>Security Unit | Security | The Central Security Unit (CSU) is responsible for setting comprehensive security policy within the i.MX 6SoloLite platform. The Security Control Registers (SCR) of the CSU are set during boot time by the HAB and are locked to prevent further writing. | | CTI-1<br>CTI-2<br>CTI-3<br>CTI-4<br>CTI-5 | Cross Trigger<br>Interfaces | Debug / Trace | Cross Trigger Interfaces allows cross-triggering based on inputs from masters attached to CTIs. The CTI module is internal to the Cortex-A9 Core Platform. | | СТМ | Cross Trigger<br>Matrix | Debug / Trace | Cross Trigger Matrix IP is used to route triggering events between CTIs. The CTM module is internal to the Cortex-A9 Core Platform. | | DAP | Debug Access<br>Port | System Control<br>Peripherals | The DAP provides real-time access for the debugger without halting the core to: • System memory and peripheral registers • All debug configuration registers The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-A9 Core Platform. | | DCP | Data<br>co-processor | Security | This module provides support for general encryption and hashing functions typically used for security functions. Because its basic job is moving data from memory to memory, it also incorporates a memory-copy (memcopy) function for both debugging and as a more efficient method of copying data between memory blocks than the DMA-based approach. | i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 Table 2. i.MX 6SoloLite Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |----------------------------------------------------------------|---------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | eCSPI-1<br>eCSPI-2<br>eCSPI-3<br>eCSPI-4 | Configurable<br>SPI | Connectivity<br>Peripherals | Full-duplex enhanced Synchronous Serial Interface. It is configurable to support Master/Slave modes, four chip selects to support multiple peripherals. | | EIM | NOR-Flash<br>/PSRAM<br>interface | Connectivity<br>Peripherals | The EIM NOR-FLASH / PSRAM provides: Support 16-bit (in muxed IO mode only) PSRAM memories (sync and async operating modes), at slow frequency Support 16-bit (in muxed IO mode only) NOR-Flash memories, at slow frequency Multiple chip selects | | EPDC | Electrophoretic<br>Display<br>Controller | Peripherals | The EPDC is a feature-rich, low power, and high-performance direct-drive, active matrix EPD controller. It is specifically designed to drive E Ink EPD panels, supporting a wide variety of TFT backplanes. | | EPIT-1<br>EPIT-2 | Enhanced<br>Periodic<br>Interrupt<br>Timer | Timer<br>Peripherals | Each EPIT is a 32-bit "set and forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter value can be programmed on the fly. | | FEC | Fast Ethernet<br>Controller | Connectivity<br>Peripherals | The Ethernet Media Access Controller (MAC) is designed to support 10 and 100 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. | | GPIO-1<br>GPIO-2<br>GPIO-3<br>GPIO-4<br>GPIO-5 | General Purpose<br>I/O Modules | System Control<br>Peripherals | Used for general purpose input/output to external ICs. Each GPIO module supports 32 bits of I/O. | | GPT | General<br>Purpose<br>Timer | Timer<br>Peripherals | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with programmable prescaler and compare and capture register. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in "set and forget" mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock. | | GPU2Dv2 | Graphics<br>Processing<br>Unit-2D, ver 2 | Multimedia<br>Peripherals | The GPU2Dv2 provides hardware acceleration for 2D graphics algorithms, such as Bit BLT, stretch BLT, and many other 2D functions. | | GPUVGv2 | Vector Graphics<br>Processing<br>Unit, ver2 | Multimedia<br>Peripherals | OpenVG graphics accelerator provides OpenVG 1.1 support as well as other accelerations, including Real-time hardware curve tesselation of lines, quadratic and cubic Bezier curves, 16x Line Anti-aliasing, and various Vector Drawing functions. | | I <sup>2</sup> C-1<br>I <sup>2</sup> C-2<br>I <sup>2</sup> C-3 | I <sup>2</sup> C Interface | Connectivity<br>Peripherals | I <sup>2</sup> C provide serial interface for external devices. Data rates of up to 400 kbps are supported. | i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 Table 2. i.MX 6SoloLite Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------|------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PXP | PiXel<br>Processing<br>Pipeline | Display<br>Peripherals | A high-performance pixel processor capable of 1 pixel/clock performance for combined operations, such as color-space conversion, alpha blending, gamma-mapping, and rotation. The PXP isenhanced with features specifically for gray scale applications. In addition, the PXP supports traditional pixel/frame processing paths for still-image and video processing applications, allowing it to interface with either of the integrated EPD controllers. | | RAM<br>128 KB | Internal RAM | Internal<br>Memory | Internal RAM, which is accessed through OCRAM memory controller. | | RNGB | Random Number<br>Generator | Security | Random number generating module. | | ROM<br>96KB | Boot ROM | Internal<br>Memory | Supports secure and regular Boot Modes. Includes read protection on 4K region for content protection. | | ROMCP | ROM Controller with Patch | Data Path | ROM Controller with ROM Patch support. | | SDMA | Smart Direct<br>Memory<br>Access | System Control<br>Peripherals | The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off-loading the various cores in dynamic data routing. It has the following features: • Powered by a 16-bit Instruction-Set micro-RISC engine • Multi-channel DMA supporting up to 32 time-division multiplexed DMA channels • 48 events with total flexibility to trigger any combination of channels • Memory accesses including linear, FIFO, and 2D addressing • Shared peripherals between ARM and SDMA • Very fast Context-Software switching with 2-level priority based preemptive multi-tasking • DMA units with auto-flush and prefetch capability • Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address) • DMA ports can handle unit-directional and bi-directional flows (copy mode) • Up to 8-word buffer for configurable burst transfers • Support of byte-swapping and CRC calculations • Library of Scripts and API is available | | SJC | System JTAG<br>Controller | System Control<br>Peripherals | The SJC provides JTAG interface, which complies with JTAG TAP standards, to internal logic. The i.MX 6SoloLite processor uses JTAG port for production, testing, and system debugging. In addition, the SJC provides BSR (Boundary Scan Register) standard support, which complies with IEEE1149.1 and IEEE1149.6 standards. The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX 6SoloLite SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration. | | SNVS | Secure<br>Non-Volatile<br>Storage | Security | Secure Non-Volatile Storage, including Secure Real Time Clock, Security State Machine, Master Key Control, and Violation/Tamper Detection and reporting. | | SPDIF | Sony Phillips<br>Digital Interface | Multimedia<br>Peripherals | A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. Has Transmitter and Receiver functionality. | i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 **Table 3. Special Signal Considerations (continued)** | Signal Name | Remarks | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RTC_XTALI/<br>RTC_XTALO | If the user wishes to configure RTC_XTALI and RTC_XTALO as an RTC oscillator, a 32.768 kHz crystal ( $\leq$ 100 k $\Omega$ ESR, 10 pF load) should be connected between RTC_XTALI and RTC_XTALO. Keep in mind the capacitors implemented on either side of the crystal are about twice the crystal load capacitor. To hit the exact oscillation frequency, the board capacitors need to be reduced to account for board and chip parasitics. The integrated oscillation amplifier is self biasing, but relatively weak. Care must be taken to limit parasitic leakage from RTC_XTALI and RTC_XTALO to either power or ground (>100 M $\Omega$ ). This will debias the amplifier and cause a reduction of startup margin. Typically RTC_XTALI and RTC_XTALO should bias to approximately 0.5 V. If it is desired to feed an external low frequency clock into RTC_XTALI, the RTC_XTALO pin must remain unconnected or driven with a complimentary signal. The logic level of this forcing clock should not exceed VDD_SNVS_CAP level and the frequency should be <100 kHz under typical conditions. In the case when a high accuracy real time clock is not required, the system may use an internal low frequency ring oscillator. It is recommended to connect RTC_XTALI to GND and leave RTC_XTALO unconnected. | | TEST_MODE | TEST_MODE is for NXP factory use. This signal is internally connected to an on-chip pull-down device. The user must either leave this signal unconnected or tie it to GND. | | XTALI/XTALO | <ul> <li>A 24.0 MHz crystal must be connected between XTALI and XTALO. The level and frequency must be &lt;32 MHz under typical conditions.</li> <li>The crystal must be rated for a maximum drive level of 250 μW. An ESR (equivalent series resistance) of typically 80 Ω is recommended. NXP BSP (board support package) software requires 24 MHz on XTALI/XTALO.</li> <li>The crystal can be eliminated if an external 24 MHz oscillator is available in the system. In this case, XTALI must be directly driven by the external oscillator and XTALO remains unconnected. The XTALI signal level must swing from ~0.8 x NVCC_PLL_OUT to ~0.2 V.</li> <li>This clock is used as a reference for USB, so there are strict frequency tolerance and jitter requirements.</li> <li>See the XTALOSC chapter and relevant interface specifications chapters of the i.MX 6SoloLite reference manual (IMX6SLRM), for details.</li> </ul> | | ZQPAD | DRAM calibration resistor 240 $\Omega$ 1% used as reference during DRAM output buffer driver calibration should be connected between this pad and GND. | **Table 4. JTAG Controller Interface Summary** | JTAG | I/O Type | On-Chip Termination | |-------------|----------------|---------------------| | JTAG_TCK | Input | 47 kΩ pull-up | | JTAG_TMS | Input | 47 kΩ pull-up | | JTAG_TDI | Input | 47 kΩ pull-up | | JTAG_TDO | 3-state output | Keeper | | JTAG_TRST_B | Input | 47 kΩ pull-up | | JTAG_MODE | Input | 100 kΩ pull-up | #### 3.2 **Recommended Connections for Unused Analog Interfaces** Table 5 shows the recommended connections for unused analog interfaces. **Table 5. Recommended Connections for Unused Analog Interfaces** | Module | Pad Name | Recommendations if Unused? | |---------|--------------------------------------------------------|----------------------------| | XTALOSC | XTALOSC_CLK1_N, XTALOSC_CLK1_P | Leave unconnected | | USB | USB_OTGx_DN, USB_OTGx_DP, USB_OTGx_VBUS, USB_OTG_CHD_B | Leave unconnected | #### **Electrical Characteristics** 4 This section provides the device and module-level electrical characteristics for the i.MX 6SoloLite. #### **Chip-Level Conditions** 4.1 This section provides the device-level electrical characteristics for the IC. See Table 6 for a quick reference to the individual tables and sections. Table 6. i.MX 6SoloLite Chip-Level Conditions | For these characteristics, | Topic appears | |------------------------------------------|---------------| | Absolute Maximum Ratings | on page 18 | | BGA Case 2240 Package Thermal Resistance | on page 19 | | Operating Ranges | on page 21 | | External Clock Sources | on page 23 | | Maximum Supply Currents | on page 24 | | Low Power Mode Supply Currents | on page 25 | | USB PHY Current Consumption | on page 26 | #### **Absolute Maximum Ratings** 4.1.1 #### CAUTION Stresses beyond those listed under Table 7 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the Table 9, "Operating Ranges" or subsequent parameters tables is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Table 7 provides the absolute maximum operating ratings. i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 **NXP Semiconductors** 17 | Table 9. | Operating | Ranges | (continued) | |-----------|-----------|-----------|-------------| | I abic J. | Opcialing | IIValiges | CONTINUCA | | Parameter<br>Description | Symbol | Min | Тур | Max <sup>1</sup> | Unit | Comment | |----------------------------|-----------|------|-----|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO supplies <sup>6</sup> | NVCC33_IO | 2.8 | 3.0 | 3.3 | V | Worst case, assuming all SOC I/O operating at 1.8V. NVCC33_IO must always be greater than NVCC18_IO. | | | NVCC18_IO | 1.62 | 1.8 | 1.98 | V | _ | | | NVCC_1P2V | 1.14 | 1.2 | 1.3 | V | _ | | Junction<br>temperature | Тυ | 0 | _ | 95 | °C | Commercial See i.MX 6SoloLite Product Lifetime Usage Estimates Application Note, AN4726, for information on product lifetime (power-on years) for this processor. | | Junction<br>temperature | ТЈ | -40 | _ | 105 | _ | Extended commercial See i.MX 6SoloLite Product Lifetime Usage Estimates Application Note, AN4726, for information on product lifetime (power-on years) for this processor. | Applying the maximum voltage results in maximum power consumption and heat generation. NXP recommends a voltage set point = (Vmin + the supply tolerance). This results in an optimized power/speed ratio. ## 4.1.4 External Clock Sources Each i.MX 6SoloLite processor has two external input system clocks: a low frequency (RTC\_XTALI) and a high frequency (XTALI). The RTC\_XTALI is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watchdog counters. The clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. Additionally, there is an internal ring oscillator, which can substitute the RTC\_XTALI, in case accuracy is not important. The system clock input XTALI is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. #### **NOTE** The internal RTC oscillator does not provide an accurate frequency and is affected by process, voltage, and temperature variations. NXP strongly recommends using an external crystal as the RTC\_XTALI reference. If the internal oscillator is used instead, careful consideration must be given to the timing implications on all of the SoC modules dependent on this clock. i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>&</sup>lt;sup>2</sup> VDD ARM IN and VDD\_SOC\_IN must be at least 125 mV higher than the LDO Output Set Point for correct voltage regulation. <sup>&</sup>lt;sup>3</sup> VDD SOC CAP and VDD\_PU\_CAP must be equal. <sup>&</sup>lt;sup>4</sup> VDD SOC and VDD PU output voltage must be set to this rule: VDD\_ARM - VDD\_SOC / VDD\_PU < 50mV. While setting VDD\_SNVS\_IN voltage with respect to Charging Currents and RTC, refer to Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG). All digital I/O supplies (NVCC\_xxxx) must be powered under normal conditions whether the associated I/O pins are in use or not, and associated I/O pins need to have a pull-up or pull-down resistor applied to limit any floating gate current. **Table 11. Maximum Supply Currents** | Power Line | Conditions | Max Current | Unit | | |--------------------------------|--------------------------------------------------|--------------------------------------|------|--| | VDD_ARM_IN | GHz ARM clock based on Power Virus operation | 1100 | mA | | | VDD_SOC_IN | 1 GHz ARM clock | 650 | mA | | | VDD_PU_IN | 1 GHz ARM clock | 150 | mA | | | VDD_HIGH_IN | _ | 30 <sup>1</sup> | mA | | | VDD_SNVS_IN | _ | 250 <sup>2</sup> | μΑ | | | USB_OTG1_VBUS<br>USB_OTG2_VBUS | _ | 25 <sup>3</sup> | mA | | | | Primary Interface (IO) Su | upplies | | | | NVCC_DRAM | <del>-</del> | (see <sup>4</sup> ) | | | | NVCC33_IO | N=156 | Use maximum IO Equation <sup>5</sup> | | | | NVCC18_IO | N=156 | Use maximum IO Equation <sup>5</sup> | | | | NVCC_1P2V | N=2 | Use maximum IO Equation <sup>5</sup> | mA | | | | MISC | • | • | | | DRAM_VREF | _ | 1 | mA | | The actual maximum current drawn from VDD\_HIGH\_IN will be as shown plus any additional current drawn from the VDD\_HIGH\_CAP outputs, depending upon actual application configuration (for example, NVCC\_DRAM\_2P5 supplies). $Imax = N \times C \times V \times (0.5 \times F)$ Where: N—Number of IO pins supplied by the power line C—Equivalent external capacitive load V—IO voltage (0.5 xF)—Data change rate. Up to 0.5 of the clock rate (F) In this equation, Imax is in Amps, C in Farads, V in Volts, and F in Hertz. i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>&</sup>lt;sup>2</sup> The maximum VDD\_SNVS\_IN current may be higher depending on specific operating configurations, such as BOOT\_MODE[1:0] not equal to 00, or use of the Tamper feature. During initial power on, VDD\_SNVS\_IN can draw up to 1 mA, if available. VDD\_SNVS\_CAP charge time will increase if less than 1 mA is available. <sup>&</sup>lt;sup>3</sup> This is the maximum current per active USB physical interface. The DRAM power consumption is dependent on several factors, such as external signal termination. DRAM power calculators are typically available from the memory vendors. They take in account factors, such as signal termination. See the i.MX 6SoloLite Power Consumption Measurement Application Note or examples of DRAM power consumption during specific use case scenarios. <sup>&</sup>lt;sup>5</sup> General equation for estimated, maximum power consumption of an IO power supply: Figure 4. Circuit for Parameters Voh and Vol for I/O Cells # 4.6.1 XTALI and RTC\_XTALI (Clock Inputs) DC Parameters Table 20 shows the DC parameters for the clock inputs. Table 20. XTALI and RTC\_XTALI DC Parameters | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------------|------------------------------------------------------------------------------------|--------------------|-----|------------------|------| | XTALI high-level DC input voltage | Vih | _ | 0.8 x NVCC_PLL_OUT | _ | NVCC_PLL_ OUT | V | | XTALI low-level DC input voltage | Vil | _ | 0 | _ | 0.2V | V | | RTC_XTALI high-level DC input voltage | Vih | _ | 0.8 | | 1.1 <sup>1</sup> | V | | RTC_XTALI low-level DC input voltage | Vil | _ | 0 | _ | 0.2V | V | | Input capacitance | C <sub>IN</sub> | Simulated data | _ | 5 | _ | pF | | XTALI input leakage at startup | IXTALI_STARTUP | Power-on startup for 0.15 msec with a driven 24 MHz RTC clock @1.1 V. <sup>2</sup> | _ | _ | 600 | μА | | DC input current | I <sub>XTALI_DC</sub> | _ | _ | _ | 2.5 | μΑ | <sup>&</sup>lt;sup>1</sup> This voltage specification must not be exceeded and, as such, is an absolute maximum specification. #### NOTE The Vil and Vih specifications only apply when an external clock source is used. If a crystal is used, Vil and Vih do not apply. # 4.6.2 Dual Voltage General Purpose IO Cell Set (DVGPIO) DC Parameters Table 21 shows DC parameters for GPIO pads. The parameters in Table 21 are guaranteed per the operating ranges in Table 9, unless otherwise noted. i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>&</sup>lt;sup>2</sup> This current draw is present even if an external clock source directly drives XTALI. ## 4.7.2 DDR I/O AC Parameters Table 26 shows the AC parameters for DDR I/O operating in LPDDR2 mode. For details on supported DDR memory configurations, see Section 4.9.4, "Multi-Mode DDR Controller (MMDC)". Table 26. DDR I/O LPDDR2 Mode AC Parameters<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------|------------------|--------------------------------------------------------------------|-------------|-----|-------------|-------| | AC input logic high | Vih(ac) | _ | Vref + 0.22 | _ | OVDD | V | | AC input logic low | Vil(ac) | _ | 0 | _ | Vref – 0.22 | V | | AC differential input high voltage <sup>2</sup> | Vidh(ac) | _ | 0.44 | _ | _ | V | | AC differential input low voltage | Vidl(ac) | _ | _ | _ | 0.44 | V | | Input AC differential cross point voltage <sup>3</sup> | Vix(ac) | Relative to Vref | -0.12 | _ | 0.12 | V | | Over/undershoot peak | Vpeak | _ | _ | _ | 0.35 | V | | Over/undershoot area (above OVDD or below OVSS) | Varea | 400 MHz | _ | _ | 0.3 | V-ns | | Single output slew rate, measured between Vol (ac) and Voh (ac) | tsr | 50 $\Omega$ to Vref. 5 pF load. Drive impedance = 40 $\Omega$ ±30% | 1.5 | _ | 3.5 | V/ns | | | | 50 $\Omega$ to Vref. 5pF load. Drive impedance = 60 $\Omega$ ±30% | 1 | _ | 2.5 | V/115 | | Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk = 400 MHz | _ | _ | 0.1 | ns | <sup>&</sup>lt;sup>1</sup> Note that the JEDEC LPDDR2 specification (JESD209\_2B) supersedes any specification in this document. Table 27 shows the AC parameters for DDR I/O operating in DDR3 mode. Table 27. DDR I/O DDR3 Mode AC Parameters<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------|---------|------------------|--------------|-----|--------------|------| | AC input logic high | Vih(ac) | _ | Vref + 0.175 | _ | OVDD | V | | AC input logic low | Vil(ac) | _ | 0 | _ | Vref – 0.175 | V | | AC differential input voltage <sup>2</sup> | Vid(ac) | _ | 0.35 | _ | _ | V | | Input AC differential cross point voltage <sup>3</sup> | Vix(ac) | Relative to Vref | Vref – 0.15 | _ | Vref + 0.15 | V | | Over/undershoot peak | Vpeak | _ | _ | _ | 0.4 | V | | Over/undershoot area (above OVDD or below OVSS) | Varea | 400 MHz | _ | _ | 0.5 | V-ns | i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>&</sup>lt;sup>2</sup> Vid(ac) specifies the input differential voltage |Vtr – Vcp| required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac). <sup>&</sup>lt;sup>3</sup> The typical value of Vix(ac) is expected to be about 0.5 × OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross. Table 27. DDR I/O DDR3 Mode AC Parameters<sup>1</sup> (continued) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------|------------------|--------------------------------|-----|-----|-----|------| | Single output slew rate, measured between Vol (ac) and Voh (ac) | tsr | Driver impedance = 34 $\Omega$ | 2.5 | _ | 5 | V/ns | | Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk = 400 MHz | _ | _ | 0.1 | ns | Note that the JEDEC JESD79\_3C specification supersedes any specification in this document. # 4.8 Output Buffer Impedance Parameters This section defines the I/O impedance parameters of the i.MX 6SoloLite processor for the following I/O types: - Dual Voltage General Purpose I/O cell set (DVGPIO) - Double Data Rate I/O (DDR) for LPDDR2, and DDR3 modes #### NOTE GPIO and DDR I/O output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission line. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to OVDD. Output driver impedance is calculated from this voltage divider (see Figure 7). i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>&</sup>lt;sup>2</sup> Vid(ac) specifies the input differential voltage |Vtr-Vcp| required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac). <sup>&</sup>lt;sup>3</sup> The typical value of Vix(ac) is expected to be about 0.5 × OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross. **Table 34. EIM Bus Timing Parameters (continued)** | ID | Parameter | Min <sup>1</sup> | Max <sup>1</sup> | Unit | |------|--------------------------------------|------------------------------------|------------------------|------| | WE5 | Clock rise to address invalid | $0.5 \times t \times (k+1) - 1.25$ | 0.5 × t × (k+1) +2.25 | ns | | WE6 | Clock rise to EIM_CSx_B valid | -0.5 × t × (k+1) -1.25 | -0.5 × t × (k+1) +2.25 | ns | | WE7 | Clock rise to EIM_CSx_B invalid | $0.5 \times t \times (k+1) - 1.25$ | 0.5 × t × (k+1) +2.25 | ns | | WE8 | Clock rise to EIM_RW_B valid | -0.5 × t × (k+1) -1.25 | -0.5 × t × (k+1) +2.25 | ns | | WE9 | Clock rise to EIM_RW_B invalid | $0.5 \times t \times (k+1) - 1.25$ | 0.5 × t × (k+1) +2.25 | ns | | WE10 | Clock rise to EIM_OE_B valid | -0.5 × t × (k+1) -1.25 | -0.5 × t × (k+1) +2.25 | ns | | WE11 | Clock rise to EIM_OE_B invalid | $0.5 \times t \times (k+1) - 1.25$ | 0.5 × t × (k+1) +2.25 | ns | | WE12 | Clock rise to EIM_EBx_B valid | $0.5 \times t \times (k+1) - 1.25$ | -0.5 × t × (k+1) +2.25 | ns | | WE13 | Clock rise to EIM_EBx_B invalid | $0.5 \times t \times (k+1) - 1.25$ | 0.5 × t × (k+1) +2.25 | ns | | WE14 | Clock rise to EIM_LBA_B valid | -0.5 × t × (k+1) -1.25 | -0.5 × t × (k+1) +2.25 | ns | | WE15 | Clock rise to EIM_LBA_B invalid | $0.5 \times t \times (k+1) - 1.25$ | 0.5 × t × (k+1) +2.25 | ns | | WE16 | Clock rise to output data valid | -0.5 × t × (k+1) -1.25 | -0.5 × t × (k+1) +2.25 | ns | | WE17 | Clock rise to output data invalid | $0.5 \times t \times (k+1) - 1.25$ | 0.5 × t × (k+1) +2.25 | ns | | WE18 | Input data setup time to clock rise | 2.3 | _ | ns | | WE19 | Input data hold time from clock rise | 2 | _ | ns | | WE20 | EIM_WAIT_B setup time to clock rise | 2 | _ | ns | | WE21 | EIM_WAIT_B hold time from clock rise | 2 | _ | ns | k represents register setting BCD value t is clock period (1/Freq). For 104 MHz, t = 9.165 ns # 4.10.7 I<sup>2</sup>C Module Timing Parameters This section describes the timing parameters of the I<sup>2</sup>C module. Figure 32 depicts the timing of I<sup>2</sup>C module, and Table 46 lists the I<sup>2</sup>C module timing characteristics. Figure 32. I<sup>2</sup>C Bus Timing Diagram Table 46. I<sup>2</sup>C Module Timing Parameters | ID | Parameter | Standa | ard Mode | Fast Mo | de | Unit | |------|-----------------------------------------------------|--------|-------------------|------------------|-----------|------| | וטי | raidilletei | Min | Max | Min | Max | Onit | | IC1 | I2Cx_SCL cycle time | 10 | _ | 2.5 | _ | μs | | IC2 | Hold time (repeated) START condition | 4.0 | _ | 0.6 | _ | μs | | IC3 | Set-up time for STOP condition | 4.0 | _ | 0.6 | _ | μs | | IC4 | Data hold time | 01 | 3.45 <sup>2</sup> | 01 | $0.9^{2}$ | μs | | IC5 | HIGH Period of I2Cx_SCL | 4.0 | _ | 0.6 | _ | μs | | IC6 | LOW Period of the I2Cx_SCL | 4.7 | _ | 1.3 | _ | μs | | IC7 | Set-up time for a repeated START condition | 4.7 | _ | 0.6 | _ | μs | | IC8 | Data set-up time | 250 | _ | 100 <sup>3</sup> | _ | ns | | IC9 | Bus free time between a STOP and START condition | 4.7 | _ | 1.3 | _ | μs | | IC10 | Rise time of both I2Cx_SDA and I2Cx_SCL signals | _ | 1000 | $20 + 0.1C_b^4$ | 300 | ns | | IC11 | Fall time of both I2Cx_SDA and I2Cx_SCL signals | _ | 300 | $20 + 0.1C_b^4$ | 300 | ns | | IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | _ | 400 | | 400 | pF | A device must internally provide a hold time of at least 300 ns for I2Cx\_SDA signal in order to bridge the undefined region of the falling edge of I2Cx\_SCL. i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>&</sup>lt;sup>2</sup> The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2Cx\_SCL signal. A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement of Set-up time (ID No IC7) of 250 ns must be met. This automatically is the case if the device does not stretch the LOW period of the I2Cx\_SCL signal. If such a device does stretch the LOW period of the I2Cx\_SCL signal, it must output the next data bit to the I2Cx\_SDA line max\_rise\_time (IC9) + data\_setup\_time (IC7) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the I2Cx\_SCL line is released. <sup>&</sup>lt;sup>4</sup> C<sub>b</sub> = total capacitance of one bus line in pF. Table 51. SSI Transmitter Timing with Internal Clock | ID | Parameter | Min | Max | Unit | |------|-----------------------------------------------------|--------|------|------| | | Internal Clock Operation | | | | | SS1 | AUDx_TXC/AUDx_RXC clock period | 81.4 | _ | ns | | SS2 | AUDx_TXC/AUDx_RXC clock high period | 36.0 | _ | ns | | SS4 | AUDx_TXC/AUDx_RXC clock low period | 36.0 | _ | ns | | SS6 | AUDx_TXC high to AUDx_TXFS (bl) high | _ | 15.0 | ns | | SS8 | AUDx_TXC high to AUDx_TXFS (bl) low | _ | 15.0 | ns | | SS10 | AUDx_TXC high to AUDx_TXFS (wl) high | _ | 15.0 | ns | | SS12 | AUDx_TXC high to AUDx_TXFS (wl) low | _ | 15.0 | ns | | SS14 | AUDx_TXC/AUDx_RXC Internal AUDx_TXFS rise time | _ | 6.0 | ns | | SS15 | AUDx_TXC/AUDx_RXC Internal AUDx_TXFS fall time | _ | 6.0 | ns | | SS16 | AUDx_TXC high to AUDx_TXD valid from high impedance | _ | 15.0 | ns | | SS17 | AUDx_TXC high to AUDx_TXD high/low | _ | 15.0 | ns | | SS18 | AUDx_TXC high to AUDx_TXD high impedance | _ | 15.0 | ns | | | Synchronous Internal Clock Open | ration | | | | SS42 | AUDx_RXD setup before AUDx_TXC falling | 10.0 | _ | ns | | SS43 | AUDx_RXD hold after AUDx_TXC falling | 0.0 | _ | ns | #### **NOTE** - All the timings for the SSI are given for a non-inverted serial clock polarity (TXC/RXC = 0) and a non-inverted frame sync (TXFS/RXFS = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal TXC/RXC and/or the frame sync TXFS/RXFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is used for data transfer. - The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the FS timing is same as that of TXD (for example, during AC97 mode of operation). ## 4.10.11.3 SSI Transmitter Timing with External Clock Figure 42 depicts the SSI transmitter external clock timing and Table 53 lists the timing parameters for the transmitter timing with the external clock. Figure 42. SSI Transmitter External Clock Timing Diagram Table 53. SSI Transmitter with External Clock Timing Parameters | ID | Parameter | Min | Max | Unit | |------|-----------------------------------------------------|-------|------|------| | | External Clock Operation | | | | | SS22 | AUDx_TXC/AUDx_RXC clock period | 81.4 | _ | ns | | SS23 | AUDx_TXC/AUDx_RXC clock high period | 36.0 | _ | ns | | SS24 | AUDx_TXC/AUDx_RXC clock rise time | _ | 6.0 | ns | | SS25 | AUDx_TXC/AUDx_RXC clock low period | 36.0 | _ | ns | | SS26 | AUDx_TXC/AUDx_RXC clock fall time | _ | 6.0 | ns | | SS27 | AUDx_TXC high to AUDx_TXFS (bl) high | -10.0 | 15.0 | ns | | SS29 | AUDx_TXC high to AUDx_TXFS (bl) low | 10.0 | _ | ns | | SS31 | AUDx_TXC high to AUDx_TXFS (wl) high | -10.0 | 15.0 | ns | | SS33 | AUDx_TXC high to AUDx_TXFS (wl) low | 10.0 | _ | ns | | SS37 | AUDx_TXC high to AUDx_TXD valid from high impedance | _ | 15.0 | ns | | SS38 | AUDx_TXC high to AUDx_TXD high/low | _ | 15.0 | ns | | SS39 | AUDx_TXC high to AUDx_TXD high impedance | _ | 15.0 | ns | i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 ## 4.10.13.2 Receive Timing Parameters Figure 49. USB HSIC Receive Timing Diagram Table 61. USB HSIC Receive Timing Parameters<sup>1</sup> | Name | Parameter | Min | Max | Unit | Comment | |---------|---------------------------------|-------|-------|------|--------------------------------| | Tstrobe | Strobe period | 4.166 | 4.167 | ns | _ | | Thold | Data hold time | 300 | _ | ps | Measured at 50% point | | Tsetup | Data setup time | 365 | _ | ps | Measured at 50% point | | Tslew | Strobe/data rising/falling time | 0.7 | 2 | V/ns | Averaged from 30% – 70% points | The timings in the table are guaranteed when: ### 4.10.14 USB PHY Parameters This section describes the USB-OTG PHY and the USB Host port PHY parameters. The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 OTG, USB Host with the amendments below (On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification is not applicable to Host port). - USB ENGINEERING CHANGE NOTICE - Title: 5V Short Circuit Withstand Requirement Change - Applies to: Universal Serial Bus Specification, Revision 2.0 - Errata for USB Revision 2.0 April 27, 2000 as of 12/7/2000 - USB ENGINEERING CHANGE NOTICE - Title: Pull-up/Pull-down resistors - Applies to: Universal Serial Bus Specification, Revision 2.0 - USB ENGINEERING CHANGE NOTICE - Title: Suspend Current Limit Changes - Applies to: Universal Serial Bus Specification, Revision 2.0 - USB ENGINEERING CHANGE NOTICE - Title: USB 2.0 Phase Locked SOFs - Applies to: Universal Serial Bus Specification, Revision 2.0 - On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification - Revision 2.0 plus errata and ecn June 4, 2010 i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>—</sup>AC I/O voltage is between 0.9x to 1x of the I/O supply <sup>-</sup>DDR\_SEL configuration bits of the I/O are set to (10)b ## **Package Information and Contact Assignments** Table 66. 13 x 13 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Co | ondition <sup>2</sup> | | |-----------|------|--------------------------|-----------|------------------------------------|------------------|-----------------------|--------------------| | Ball Name | Ball | Power Group <sup>1</sup> | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value <sup>3</sup> | | KEY_ROW6 | C24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO4_GPIO[5] | Input | Keeper | | KEY_ROW7 | B24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO4_GPIO[7] | Input | Keeper | | LCD_CLK | T22 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO2_GPIO[15] | Input | Keeper | | LCD_DAT0 | Y24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO2_GPIO[20] | Input | Keeper | | LCD_DAT1 | W23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO2_GPI0[21] | Input | Keeper | | LCD_DAT10 | R23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO2_GPIO[30] | Input | Keeper | | LCD_DAT11 | R24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO2_GPIO[31] | Input | Keeper | | LCD_DAT12 | P23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[0] | Input | Keeper | | LCD_DAT13 | P24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[1] | 3_GPIO[1] Input | | | LCD_DAT14 | N21 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[2] | Input | Keeper | | LCD_DAT15 | N23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[3] | Input | Keeper | | LCD_DAT16 | N24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[4] | Input | Keeper | | LCD_DAT17 | M22 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[5] | Input | Keeper | | LCD_DAT18 | M23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[6] | Input | Keeper | | LCD_DAT19 | M24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[7] | Input | Keeper | | LCD_DAT2 | W24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO2_GPIO[22] | Input | Keeper | | LCD_DAT20 | L23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[8] | Input | Keeper | | LCD_DAT21 | L24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[9] | Input | Keeper | | LCD_DAT22 | K23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[10] | Input | Keeper | | LCD_DAT23 | K24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[11] | Input | Keeper | | LCD_DAT3 | V23 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 GPIO2_GPIO[23 | | Input | Keeper | | LCD_DAT4 | V24 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO2_GPI0[24] | Input | Keeper | i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 #### **Package Information and Contact Assignments** Table 66. 13 x 13 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Co | ndition <sup>2</sup> | | |---------------|------|--------------------------|-----------|------------------------------------|------------------|----------------------|--------------------| | Ball Name | Ball | Power Group <sup>1</sup> | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/Output | Value <sup>3</sup> | | TAMPER | Y18 | VDD_SNVS_IN | GPIO | ALT0 | SNVS_TAMPER | Input | _ | | TEST_MODE | U15 | VDD_SNVS_IN | GPIO | ALT0 | TEST_MODE | Input | _ | | UART1_RXD | B19 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[16] | Input | Keeper | | UART1_TXD | D19 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[17] | Input | Keeper | | USB_OTG_CHD_B | AC22 | VDD_USB_CAP | ANALOG | _ | USB_OTG_CHD_B | _ | _ | | USB_OTG1_DN | AD19 | VDD_USB_CAP | ANALOG | _ | USB_OTG1_DN | _ | _ | | USB_OTG1_DP | AC19 | VDD_USB_CAP | ANALOG | _ | USB_OTG1_DP | _ | _ | | USB_OTG2_DN | AD17 | VDD_USB_CAP | ANALOG | _ | USB_OTG2_DN | _ | _ | | USB_OTG2_DP | AC17 | VDD_USB_CAP | ANALOG | _ | USB_OTG2_DP | _ | _ | | WDOG_B | F18 | NVCC33_IO<br>NVCC18_IO | GPIO | ALT5 | GPIO3_GPIO[18] | Input | Keeper | | XTALI | AD21 | NVCC_PLL | ANALOG | _ | XTALI | _ | _ | | XTALO | AC21 | NVCC_PLL | ANALOG | _ | XTALO | _ | _ | | ZQPAD | H2 | NVCC_DRAM | ZQPAD | _ | DRAM_ZQPAD | Input | Hi-Z | All balls marked Power Group NVCC33\_IO or NVCC18\_IO are dual-voltage IOs. The user supplies NVCC33\_IO and NVCC18\_IO. In the IOMUX for each ball, the user selects either 3.3 V or 1.8 V operation using the LVE field in the Pad Control Register for each ball. - Table 21, "DVGPIO I/O DC Parameters," on page 33 - Table 22, "LPDDR2 I/O DC Electrical Parameters," on page 34 - Table 23, "DDR3 I/O DC Electrical Parameters," on page 34 For most of the signals, the state during reset is same as the state after reset, given in the *Out of Reset Condition* column of Table 66. However, there are some signals for which the state during reset is different from the state after reset. These signals along with their state during reset are given in Table 67. Table 67. Signals with Differing Before Reset and After Reset States | Ball name | Before Reset | State | | | | |-----------|--------------|-----------|--|--|--| | Dan Hame | Input/Output | Value | | | | | EIM_A16 | Input | PD (100k) | | | | | EIM_A17 | Input | PD (100k) | | | | | EIM_A18 | Input | PD (100k) | | | | | EIM_A19 | Input | PD (100k) | | | | | EIM_A20 | Input | PD (100k) | | | | | EIM_A21 | Input | PD (100k) | | | | i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 <sup>&</sup>lt;sup>2</sup> The state immediately after reset and before ROM firmware or software has executed. <sup>&</sup>lt;sup>3</sup> Variance of the pull-up and pull-down strengths are shown in the tables as follows: ## **Package Information and Contact Assignments** Table 68. 13 x 13 mm, 0.5 mm Pitch Ball Map (continued) | | ٧ | В | ပ | ۵ | ш | ш | മ | I | 7 | × | _ | Σ | z | ۵ | ~ | - | _ | > | > | > | AA | AB | AC | AD | |---|--------------|------------|------------|------------|-------------|--------------|-----------|------------|-------------------------|-------------------------|--------------|----------------|-----------|-----------|-----------------------|-----------------------|-----------|-----------|--------------|-------------|----------|-------------|------------|--------------| | 8 | DRAM_D31 | EPDC_SDLE | NC | NC | NC | NC | GND | NC | VDD_SOC_CAP VDD_SOC_CAP | VDD_SOC_CAP VDD_SOC_CAP | NC | GND | GND | NC | VDD_PU_CAP VDD_PU_CAP | VDD_PU_CAP VDD_PU_CAP | NC | GND | NC | NC | NC | NC | FEC_TX_CLK | DRAM_D16 | | 7 | GNĐ | DRAM_D30 | ерос_усомо | EPDC_VCOM1 | EPDC_SDOE | EPDC_SDSHR | NVCC_DRAM | GND | VDD_SOC_CAP | VDD_SOC_CAP | GND | GND | GND | NVCC_DRAM | VDD_PU_CAP | VDD_PU_CAP | QNĐ | NVCC_DRAM | NVCC_1P2 | PWM1 | FEC_MDC | FEC_MDIO | DRAM_D17 | GND | | 9 | DRAM_D29 | DRAM_D28 | GND | DRAM_RESET | NVCC_DRAM | NC | NC | NVCC_DRAM | NVCC_DRAM | NC | NC | NVCC_DRAM_2P5 | NVCC_DRAM | NC | NC | NVCC_DRAM | NVCC_DRAM | NC | NC | NVCC_DRAM | HSIC_DAT | HSIC_STROBE | DRAM_D19 | DRAM_D18 | | 5 | DRAM_D27 | DRAM_D26 | NC | NC | GND | NC | NC | DRAM_A13 | GND | NC | NC | GND | DRAM_VREF | NC | NC | GND | DRAM_A1 | NC | NC | GND | NC | NC | DRAM_D21 | DRAM_D20 | | 4 | GND | DRAM_D25 | NC | NC | DRAM_SDODT1 | NC | NC | DRAM_A7 | DRAM_A9 | NC | NC | DRAM_A6 | DRAM_A4 | NC | NC | DRAM_A3 | DRAM_A0 | NC | NC | DRAM_SDODT0 | NC | NC | DRAM_D22 | GND | | 3 | DRAM_D24 | DRAM_SDQS3 | DRAM_DQM3 | DRAM_D11 | DRAM_D10 | NC | NC | GND | DRAM_A8 | NC | NC | DRAM_A5 | GND | NC | NC | DRAM_A2 | QNĐ | NC | NC | DRAM_D5 | DRAM_D4 | DRAM_DQM2 | DRAm_SDQS2 | DRAM_D23 | | 2 | DRAM_SDQS3_B | DRAM_D15 | DRAM_D13 | GND | DRAM_D8 | DRAM_SDQS1_B | DRAM_DQM1 | ZQPAD | DRAM_A10 | DRAM_A15 | DRAM_CS1 | DRAM_SDCKE1 | DRAM_CS0 | SDCKE0 | DRAM_A14 | DRAM_A11 | DRAM_A12 | DRAM_DQM0 | DRAM_SDQS0 | DRAM_D7 | GND | DRAM_D2 | DRAM_D0 | DRAM_SDQS2_B | | 1 | GND | DRAM_D14 | DRAM_D12 | GND | DRAM_D9 | DRAM_SDQS1 | GND | DRAM_SDBA2 | DRAM_SDBA0 | GND | DRAM_SDCLK_0 | DRAM_SDCLK_0_B | DRAM_RAS | DRAM_CAS | GND | DRAM_SDBA1 | DRAM_SDWE | GND | DRAM_SDQS0_B | DRAM_D6 | GND | DRAM_D3 | DRAM_D1 | GND | # **Revision History** Table 70 provides a history for revision 4 of this data sheet. Table 70. i.MX 6SoloLite Data Sheet Document Revision History | Rev.<br>Number | Date | Substantive Change(s) | |----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 9/2017 | <ul> <li>Figure 1, "Part Number Nomenclature—i.MX 6SoloLite" Updates to the Silicon Revision column to include Rev. 1.4, C.</li> <li>Table 1, "Example Orderable Part Numbers" Added "C" suffix part numbers and descriptions.</li> <li>Section 4.8.2, "DDR I/O Output Buffer Impedance" Cross-reference change from JEDEC standards to MMDC section.</li> <li>Table 42, "eMMC4.4/4.41 Interface Timing Parameters," Corrected SD3 Minimum from 2.6 to 1.7 ns.</li> <li>Table 42, "eMMC4.4/4.41 Interface Timing Parameters," Added footnote related to Clock duty Cycle range.</li> <li>Figure 30, "HS200 Mode Timing Diagram" Updated figure to remove extraneous ID callouts.</li> </ul> | (Revision History table continued on next page) i.MX 6SoloLite Applications Processors for Consumer Products, Data Sheet, Rev. 5, 10/2017 101 **NXP Semiconductors**