Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |------------------------------------|---------------------------------------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-A9 | | Number of Cores/Bus<br>Width | 1 Core, 32-Bit | | Speed | 800MHz | | Co-Processors/DSP | Multimedia; NEON™ SIMD | | RAM Controllers | LPDDR2, LVDDR3, DDR3 | | Graphics Acceleration | Yes | | Display & Interface<br>Controllers | Keypad, LCD | | Ethernet | 10/100/1000Mbps (1) | | SATA | - | | USB | USB 2.0 + PHY (4) | | Voltage - I/O | 1.8V, 2.5V, 2.8V, 3.3V | | Operating Temperature | -40°C ~ 105°C (TA) | | Security Features | ARM TZ, Boot Security, Cryptography, RTIC, Secure Fusebox, Secure JTAG, Secure Memory, Secure RTC, Tamper Detection | | Package / Case | 624-LFBGA | | Supplier Device Package | 624-MAPBGA (21x21) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcimx6s7cvm08adr | #### Introduction - MIPI/DSI, two lanes at 1 Gbps - Camera sensors: - Two parallel Camera ports (up to 20 bit and up to 240 MHz peak) - MIPI CSI-2 Serial port, supporting from 80 Mbps to 1 Gbps speed per data lane. The CSI-2 Receiver core can manage one clock lane and up to two data lanes. Each i.MX 6Solo/6DualLite processor has two lanes. - Expansion cards: - Four MMC/SD/SDIO card ports all supporting: - 1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR-104 mode (104 MB/s max) - 1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max) - USB: - One high speed (HS) USB 2.0 OTG (Up to 480 Mbps), with integrated HS USB Phy - Three USB 2.0 (480 Mbps) hosts: - One HS host with integrated High Speed Phy - Two HS hosts with integrated HS-IC USB (High Speed Inter-Chip USB) Phy - Expansion PCI Express port (PCIe) v2.0 one lane - PCI Express (Gen 2.0) dual mode complex, supporting Root complex operations and Endpoint operations. Uses x1 PHY configuration. - Miscellaneous IPs and interfaces: - SSI block is capable of supporting audio sample frequencies up to 192 kHz stereo inputs and outputs with I<sup>2</sup>S mode - ESAI is capable of supporting audio sample frequencies up to 260 kHz in I<sup>2</sup>S mode with 7.1 multi channel outputs - Five UARTs, up to 5.0 Mbps each: - Providing RS232 interface - Supporting 9-bit RS485 multidrop mode - One of the five UARTs (UART1) supports 8-wire while others four supports 4-wire. This is due to the SoC IOMUX limitation, since all UART IPs are identical. - Four eCSPI (Enhanced CSPI) - Four I<sup>2</sup>C, supporting 400 kbps - Gigabit Ethernet Controller (IEEE1588 compliant), 10/100/1000<sup>1</sup> Mbps - Four Pulse Width Modulators (PWM) - System JTAG Controller (SJC) - GPIO with interrupt capabilities - 8x8 Key Pad Port (KPP) i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 <sup>1.</sup> The theoretical maximum performance of 1 Gbps ENET is limited to 470 Mbps (total for Tx and Rx) due to internal bus throughput limitations. The actual measured performance in optimized environment is up to 400 Mbps. For details, see the ERR004512 erratum in the i.MX 6Solo/6DualLite errata document (IMX6SDLCE). #### **Modules List** Table 2. i.MX 6Solo/6DualLite Modules List (continued) | Block Mnemonic | Block Name | Subsystem | Brief Description | |----------------|-------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IPUv3H | Image Processing Unit, ver.3H | Multimedia<br>Peripherals | IPUv3H enables connectivity to displays and video sources, relevant processing and synchronization and control capabilities, allowing autonomous operation. The IPUv3H supports concurrent output to two display ports and concurrent input from two camera ports, through the following interfaces: • Parallel Interfaces for both display and camera • Single/dual channel LVDS display interface • HDMI transmitter • MIPI/DSI transmitter • MIPI/CSI-2 receiver The processing includes: • Image conversions: resizing, rotation, inversion, and color space conversion • A high-quality de-interlacing filter • Video/graphics combining • Image enhancement: color adjustment and gamut mapping, gamma correction, and contrast enhancement • Support for display backlight reduction | | КРР | Key Pad Port | Connectivity<br>Peripherals | KPP Supports 8x8 external key pad matrix. KPP features are: Open drain design Glitch suppression circuit design Multiple keys detection Standby key press detection | | LDB | LVDS Display Bridge | Connectivity<br>Peripherals | LVDS Display Bridge is used to connect the IPU (Image Processing Unit) to External LVDS Display Interface. LDB supports two channels; each channel has following signals: • One clock pair • Four data pairs Each signal pair contains LVDS special differential pad (PadP, PadM). | | MMDC | Multi-Mode DDR<br>Controller | Connectivity<br>Peripherals | DDR Controller has the following features: • Supports 16/32-bit DDR3-800 (LV) or LPDDR2-800 in i.MX 6Solo • Supports 16/32/64-bit DDR3-800 (LV) or LPDDR2-800 in i.MX 6DualLite • Supports 2x32 LPDDR2-800 in i.MX 6DualLite • Supports up to 4 GByte DDR memory space | Table 2. i.MX 6Solo/6DualLite Modules List (continued) | Block Mnemonic | Block Name | Subsystem | Brief Description | |----------------------------------|------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OCOTP_CTRL | OTP Controller | Security | The On-Chip OTP controller (OCOTP_CTRL) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically-programmable poly fuses (eFUSEs). The OCOTP_CTRL also provides a set of volatile software-accessible signals that can be used for software control of hardware elements, not requiring non-volatility. The OCOTP_CTRL provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals, requiring permanent non-volatility. | | OCRAM | On-Chip Memory<br>controller | Data Path | The On-Chip Memory controller (OCRAM) module is designed as an interface between system's AXI bus and internal (on-chip) SRAM memory module. In i.MX 6Solo/6DualLite processors, the OCRAM is used for controlling the 128 KB multimedia RAM through a 64-bit AXI bus. | | OSC32KHz | OSC32KHz | Clocking | Generates 32.768 KHz clock from external crystal. | | PCle | PCI Express 2.0 | Connectivity<br>Peripherals | The PCIe IP provides PCI Express Gen 2.0 functionality. | | PMU | Power-Management functions | Data Path | Integrated power management unit. Used to provide power to various SoC domains. | | PWM-1<br>PWM-2<br>PWM-3<br>PWM-4 | Pulse Width Modulation | Connectivity<br>Peripherals | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images and it can also generate tones. It uses 16-bit resolution and a 4x16 data FIFO to generate sound. | | RAM<br>128 KB | Internal RAM | Internal Memory | Internal RAM, which is accessed through OCRAM memory controller. | | RAM<br>16 KB | Secure/non-secure RAM | Secured Internal<br>Memory | Secure/non-secure Internal RAM, interfaced through the CAAM. | | ROM<br>96KB | Boot ROM | Internal Memory | Supports secure and regular Boot Modes. Includes read protection on 4K region for content protection. | | ROMCP | ROM Controller with<br>Patch | Data Path | ROM Controller with ROM Patch support | #### **Modules List** Table 2. i.MX 6Solo/6DualLite Modules List (continued) | Block Mnemonic | Block Name | Subsystem | Brief Description | |-------------------------------|----------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | uSDHC-1<br>uSDHC-3<br>uSDHC-4 | SD/MMC and SDXC Enhanced Multi-Media Card / Secure Digital Host Controller | Connectivity Peripherals | <ul> <li>i.MX 6Solo/6DualLite specific SoC characteristics: All four MMC/SD/SDIO controller IPs are identical and are based on the uSDHC IP. They are: <ul> <li>Conforms to the SD Host Controller Standard Specification version 3.0.</li> <li>Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification, v4.2/4.3/4.4/1 including high-capacity (size &gt; 2 GB) cards HC MMC.</li> <li>Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDHC cards up to 32 GB and SDXC cards up to 2 TB.</li> <li>Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card Specification, Part E1, v3.0</li> <li>All four ports support:</li> <li>1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR104 mode (104 MB/s max)</li> <li>1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max)</li> <li>However, the SoC level integration and I/O muxing logic restrict the functionality to the following:</li> <li>Instances #1 and #2 are primarily intended to serve as external slots or interfaces to on-board SDIO devices. These ports are equipped with "Card detection" and "Write Protection" pads and do not support hardware reset.</li> <li>Instances #3 and #4 are primarily intended to serve interfaces to embedded MMC memory or interfaces to on-board SDIO devices. These ports do not have "Card detection" and "Write Protection" pads and do support hardware reset.</li> <li>All ports can work with 1.8 V and 3.3 V cards. There are two completely independent I/O power domains for Ports #1 and #2 in four bit configuration (SD interface). Port #3 is placed in his own independent power domain and port #4 shares power domain with some other interfaces.</li> </ul> </li> </ul> | | VDOA | VDOA | Multimedia<br>Peripherals | Video Data Order Adapter (VDOA): used to re-order video data from the "tiled" order used by the VPU to the conventional raster-scan order needed by the IPU. | | VPU | Video Processing Unit | Multimedia<br>Peripherals | A high-performing video processing unit (VPU), which covers many SD-level and HD-level video decoders and SD-level encoders as a multi-standard video codec engine as well as several important video processing, such as rotation and mirroring. See the i.MX 6Solo/6DualLite Reference Manual (IMX6SDLRM) for complete list of VPU's decoding/encoding capabilities. | i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 **Table 4. JTAG Controller Interface Summary** | JTAG | I/O Type | On-Chip Termination | |------------|----------------|---------------------| | JTAG_TCK | Input | 47 kΩ pull-up | | JTAG_TMS | Input | 47 kΩ pull-up | | JTAG_TDI | Input | 47 kΩ pull-up | | JTAG_TDO | 3-state output | Keeper | | JTAG_TRSTB | Input | 47 kΩ pull-up | | JTAG_MOD | Input | 100 kΩ pull-up | # 3.2 Recommended Connections for Unused Analog Interfaces The recommended connections for unused analog interfaces can be found in the section, "Unused analog interfaces," of the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). # 4 Electrical Characteristics This section provides the device and module-level electrical characteristics for the i.MX 6Solo/6DualLite processors. # 4.1 Chip-Level Conditions This section provides the device-level electrical characteristics for the IC. See Table 5 for a quick reference to the individual tables and sections. Table 5. i.MX 6Solo/6DualLite Chip-Level Conditions | For these characteristics, | Topic appears | |------------------------------------------|---------------| | Absolute Maximum Ratings | on page 23 | | BGA Case 2240 Package Thermal Resistance | on page 24 | | Operating Ranges | on page 25 | | External Clock Sources | on page 27 | | Maximum Supply Currents | on page 28 | | Low Power Mode Supply Currents | on page 29 | | USB PHY Current Consumption | on page 31 | | PCIe 2.0 Power Consumption | on page 31 | i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 **Table 6. Absolute Maximum Ratings (continued)** | Parameter Description | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------|-----------------------------------|------|----------------------------|------| | V <sub>in</sub> /V <sub>out</sub> input/output voltage range (DDR pins) | V <sub>in</sub> /V <sub>out</sub> | -0.5 | OVDD+0.4 (See notes 1 & 2) | V | | ESD immunity (HBM) | V <sub>esd_HBM</sub> | _ | 2000 | V | | ESD immunity (CDM) | V <sub>esd_CDM</sub> | _ | 500 | ٧ | | Storage temperature range | T <sub>storage</sub> | -40 | 150 | °C | The absolute maximum voltage includes an allowance for 400 mV of overshoot on the IO pins. Per JEDEC standards, the allowed signal overshoot must be derated if NVCC\_DRAM exceeds 1.575V. ### 4.1.2 Thermal Resistance #### NOTE Per JEDEC JESD51-2, the intent of thermal resistance measurements is solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. # 4.1.2.1 BGA Case 2240 Package Thermal Resistance Table 7 displays the thermal resistance data. **Table 7. Thermal Resistance Data** | Rating | Test Conditions | Symbol | Value | Unit | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------|------| | Junction to Ambient <sup>1</sup> | Single-layer board (1s); natural convection <sup>2</sup><br>Four-layer board (2s2p); natural convection <sup>2</sup> | R <sub>θJA</sub><br>R <sub>θJA</sub> | 38<br>23 | °C/W | | Junction to Ambient <sup>1</sup> | Single-layer board (1s); airflow 200 ft/min <sup>2,3</sup> Four-layer board (2s2p); airflow 200 ft/min <sup>2,3</sup> | R <sub>θJA</sub><br>R <sub>θJA</sub> | 30<br>20 | °C/W | | Junction to Board <sup>1,4</sup> | _ | $R_{ heta JB}$ | 14 | °C/W | | Junction to Case <sup>1,5</sup> | _ | $R_{ heta JC}$ | 6 | °C/W | | Junction to Package Top <sup>1,6</sup> | Natural convection | $\Psi_{JT}$ | 2 | °C/W | Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 <sup>&</sup>lt;sup>2</sup> OVDD is the I/O supply voltage. Per JEDEC JESD51-2 with the single layer board horizontal. Thermal test board meets JEDEC specification for the specified package. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. <sup>&</sup>lt;sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). <sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. # 4.1.5 Maximum Supply Currents The Power Virus numbers shown in Table 10 represent a use case designed specifically to show the maximum current consumption possible. All cores are running at the defined maximum frequency and are limited to L1 cache accesses only to ensure no pipeline stalls. Although a valid condition, it would have a very limited practical use case, if at all, and be limited to an extremely low duty cycle unless the intention was to specifically show the worst case power consumption. The NXP power management IC, MMPF0100xxxx, which is targeted for the i.MX 6 series processor family, supports the power consumption shown in Table 10, however a robust thermal design is required for the increased system power dissipation. See the i.MX 6Solo/6DualLite Power Consumption Measurement Application Note (AN4576) for more details on typical power consumption under various use case definitions. **Table 10. Maximum Supply Currents** | Power Line | Conditions | Max Current | Unit | |----------------------------------------|---------------------------------------------------------------------|--------------------------------------|----------| | VDD_ARM_IN | i.MX 6DualLite: 996 MHz ARM clock based on<br>Power Virus operation | 2200 | mA | | | i.MX 6Solo: 996 MHz ARM clock based on Power<br>Virus operation | 1320 | mA | | VDD_SOC_IN | 996 MHz ARM clock | 1260 | mA | | VDD_HIGH_IN | _ | 125 <sup>1</sup> | mA | | VDD_SNVS_IN | _ | 275 <sup>2</sup> | μΑ | | USB_OTG_VBUS/<br>USB_H1_VBUS (LDO 3P0) | _ | 25 <sup>3</sup> | mA | | | Primary Interface (IO) Supplies | | • | | NVCC_DRAM | _ | 4 | _ | | NVCC_ENET | N=10 | Use maximum IO equation <sup>5</sup> | <u> </u> | | NVCC_LCD | N=29 | Use maximum IO equation <sup>5</sup> | <u> </u> | | NVCC_GPIO | N=24 | Use maximum IO equation <sup>5</sup> | _ | | NVCC_CSI | N=20 | Use maximum IO equation <sup>5</sup> | <u> </u> | | NVCC_EIM | N=53 | Use maximum IO equation <sup>5</sup> | _ | | NVCC_JTAG | N=6 | Use maximum IO equation <sup>5</sup> | <u> </u> | | NVCC_RGMII | N=6 | Use maximum IO equation <sup>5</sup> | <u> </u> | | NVCC_SD1 | N=6 | Use maximum IO equation <sup>5</sup> | - | | NVCC_SD2 | N=6 | Use maximum IO equation <sup>5</sup> | - | | NVCC_SD3 | N=11 | Use maximum IO equation <sup>5</sup> | - | | NVCC_NANDF | N=26 | Use maximum IO equation <sup>5</sup> | _ | ### 4.4.5 **ARM PLL** Table 19. ARM PLL's Electrical Parameters | Parameter | Value | |--------------------|------------------------| | Clock output range | 650 MHz ~ 1.3 GHz | | Reference clock | 24 MHz | | Lock time | <2250 reference cycles | # 4.5 On-Chip Oscillators ### 4.5.1 OSC24M This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements an oscillator. The oscillator is powered from NVCC\_PLL\_OUT. The system crystal oscillator consists of a Pierce-type structure running off the digital supply. A straight forward biased-inverter implementation is used. ### 4.5.2 OSC32K This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements a low power oscillator. It also implements a power mux such that it can be powered from either a ~3 V backup battery (VDD\_SNVS\_IN) or VDD\_HIGH\_IN such as the oscillator consumes power from VDD\_HIGH\_IN when that supply is available and transitions to the back up battery when VDD\_HIGH\_IN is lost. In addition, if the clock monitor determines that the OSC32K is not present, then the source of the 32 kHz clock will automatically switch to the internal ring oscillator. #### CAUTION The internal RTC oscillator does not provide an accurate frequency and is affected by process, voltage, and temperature variations. NXP strongly recommends using an external crystal as the RTC\_XTALI reference. If the internal oscillator is used instead, careful consideration must be given to the timing implications on all of the SoC modules dependent on this clock. The OSC32k runs from VDD\_SNVS\_CAP supply, which comes from VDD\_HIGH\_IN/VDD\_SNVS\_IN. Table 33 shows the GPIO output buffer impedance (OVDD 3.3 V). Table 33. GPIO Output Buffer Average Impedance (OVDD 3.3 V) | Parameter | Symbol | Drive Strength (DSE) | Typ Value | Unit | |----------------------------|--------|----------------------|-----------|------| | | | 001 | 150 | | | | | 010 | 75 | | | Output Driver | | 011 | 50 | | | Output Driver<br>Impedance | Rdrv | 100 | 37 | Ω | | | | 101 | 30 | | | | | 110 | 25 | | | | | 111 | 20 | | # 4.8.2 DDR I/O Output Buffer Impedance For details on supported DDR memory configurations, see Section 4.9.4, "Multi-Mode DDR Controller (MMDC). Table 34 shows DDR I/O output buffer impedance of i.MX 6Solo/6DualLite processors. Table 34. DDR I/O Output Buffer Impedance | Parameter | | | Тур | ical | | |----------------------------|--------|----------------------------------------------|-----------------------------------------|-------------------------------------------|------| | | Symbol | nbol Test Conditions DSE<br>(Drive Strength) | NVCC_DRAM=1.5 V<br>(DDR3)<br>DDR_SEL=11 | NVCC_DRAM=1.2 V<br>(LPDDR2)<br>DDR_SEL=10 | Unit | | | Rdrv | 000 | Hi-Z | Hi-Z | | | | | 001 | 240 | 240 | | | | | 010 | 120 | 120 | | | Output Driver<br>Impedance | | 011 | 80 | 80 | Ω | | | | 100 | 60 | 60 | 52 | | | | 101 | 48 | 48 | | | | | 110 | 40 | 40 | | | | | 111 | 34 | 34 | | #### Note: - 1. Output driver impedance is controlled across PVTs using ZQ calibration procedure. - 2. Calibration is done against 240 $\Omega$ external reference resistor. - 3. Output driver impedance deviation (calibration accuracy) is ±5% (max/min impedance) across PVTs. # 4.8.3 LVDS I/O Output Buffer Impedance The LVDS interface complies with TIA/EIA 644-A standard. See, TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details. # 4.9 System Modules Timing This section contains the timing and electrical parameters for the modules in each i.MX 6Solo/6DualLite processor. i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 # 4.9.1 Reset Timings Parameters Figure 9 shows the reset timing and Table 35 lists the timing parameters. Figure 9. Reset Timing Diagram **Table 35. Reset Timing Parameters** | ID | Parameter | Min | Max | Unit | |-----|-------------------------------------------------|-----|-----|-------------------------| | CC1 | Duration of SRC_POR_B to be qualified as valid. | 1 | | XTALOSC_RTC_XTALI cycle | # 4.9.2 WDOG Reset Timing Parameters Figure 10 shows the WDOG reset timing and Table 36 lists the timing parameters. Figure 10. WDOG1\_B Timing Diagram Table 36. WDOG1\_B Timing Parameters | ID | Parameter | Min | Max | Unit | |-----|-------------------------------|-----|-----|-------------------------| | CC3 | Duration of WDOG1_B Assertion | 1 | | XTALOSC_RTC_XTALI cycle | #### NOTE XTALOSC\_RTC\_XTALL is approximately 32 kHz. XTALOSC\_RTC\_XTALI cycle is one period or approximately 30 μs. #### **NOTE** WDOG1\_B output signals (for each one of the Watchdog modules) do not have dedicated pins, but are muxed out through the IOMUX. See the IOMUXC chapter of the *i.MX 6Solo/6DualLite Reference Manual (IMX6SDLRM)*. # 4.9.3 External Interface Module (EIM) The following subsections provide information on the EIM. Maximum operating frequency for EIM data transfer is 104 MHz. Two system clocks are used with the EIM: - ACLK\_EIM\_SLOW\_CLK\_ROOT is used to clock the EIM module. The maximum frequency for CLK\_EIM\_SLOW\_CLK\_ROOT is 132 MHz. - ACLK\_EXSC is also used when the EIM is in synchronous mode. The maximum frequency for ACLK\_EXSC is 104 MHz. i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 Timing parameters in this section that are given as a function of register settings. # 4.9.3.1 EIM Interface Pads Allocation EIM supports 32-bit, 16-bit and 8-bit devices operating in address/data separate or multiplexed modes. Table 37 provides EIM interface pads allocation in different modes. Table 37. EIM Internal Module Multiplexing<sup>1</sup> | | | N | | Multiplexed<br>Address/Data mode | | | | | | |-----------------------------------|-----------------------|-----------------------|-----------------------|----------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | Setup | | 8 1 | Bit | | 16 | Bit | 32 Bit | 16 Bit | 32 Bit | | | MUM = 0,<br>DSZ = 100 | MUM = 0,<br>DSZ = 101 | MUM = 0,<br>DSZ = 110 | MUM = 0,<br>DSZ = 111 | MUM = 0,<br>DSZ = 001 | MUM = 0,<br>DSZ = 010 | MUM = 0,<br>DSZ = 011 | MUM = 1,<br>DSZ = 001 | MUM = 1,<br>DSZ = 011 | | EIM_ADDR<br>[15:00] | EIM_AD<br>[15:00] | EIM_ADDR<br>[25:16] EIM_DATA<br>[09:00] | | EIM_DATA<br>[07:00],<br>EIM_EB0_B | EIM_DATA<br>[07:00] | _ | _ | _ | EIM_DATA<br>[07:00] | _ | EIM_DATA<br>[07:00] | EIM_AD<br>[07:00] | EIM_AD<br>[07:00] | | EIM_DATA<br>[15:08],<br>EIM_EB1_B | _ | EIM_DATA<br>[15:08] | _ | _ | EIM_DATA<br>[15:08] | _ | EIM_DATA<br>[15:08] | EIM_AD<br>[15:08] | EIM_AD<br>[15:08] | | EIM_DATA<br>[23:16],<br>EIM_EB2_B | _ | _ | EIM_DATA<br>[23:16] | _ | _ | EIM_DATA<br>[23:16] | EIM_DATA<br>[23:16] | _ | EIM_DATA<br>[07:00] | | EIM_DATA<br>[31:24],<br>EIM_EB3_B | _ | | _ | EIM_DATA<br>[31:24] | | EIM_DATA<br>[31:24] | EIM_DATA<br>[31:24] | | EIM_DATA<br>[15:08] | For more information on configuration ports mentioned in this table, see the i.MX 6Solo/6DualLite reference manual. i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 # 4.11.4.4 Bus Operation Condition for 3.3 V and 1.8 V Signaling Signaling level of SD/eMMC4.3 and eMMC4.4/4.41 modes is 3.3 V. Signaling level of SDR104/SDR50 mode is 1.8 V. The DC parameters for the NVCC\_SD1, NVCC\_SD2 and NVCC\_SD3 supplies are identical to those shown in Table 22, "GPIO DC Parameters," on page 39. # 4.11.5 Ethernet Controller (ENET) AC Electrical Specifications The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. ### 4.11.5.1 ENET MII Mode Timing This subsection describes MII receive, transmit, asynchronous inputs, and serial management signal timings. # 4.11.5.1.1 MII Receive Signal Timing (ENET\_RX\_DATA3,2,1,0, ENET\_RX\_EN, ENET\_RX\_ER, and ENET\_RX\_CLK) The receiver functions correctly up to an ENET\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_RX\_CLK frequency. Figure 41 shows MII receive signal timings. Table 51 describes the timing parameters (M1–M4) shown in the figure. Figure 41. MII Receive Signal Timing Diagram Table 51. MII Receive Signal Timing | ID | Characteristic <sup>1</sup> | Min | Max | Unit | |----|------------------------------------------------------------------|-----|-----|--------------------| | M1 | ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER to ENET_RX_CLK setup | 5 | _ | ns | | M2 | ENET_RX_CLK to ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER hold | 5 | _ | ns | | M3 | ENET_RX_CLK pulse width high | 35% | 65% | ENET_RX_CLK period | | M4 | ENET_RX_CLK pulse width low | 35% | 65% | ENET_RX_CLK period | <sup>&</sup>lt;sup>1</sup> ENET\_RX\_EN, ENET\_RX\_CLK, and ENET0\_RXD0 have the same timing in 10 Mbps 7-wire interface mode. i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 The display access can be whole number of DI clock (Tdiclk) only. The IPP\_DATA can not be moved relative to the local start point. The data bus of the synchronous interface is output direction only. ### 4.11.10.6.2 LCD Interface Functional Description Figure 61 depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure, signals are shown with negative polarity. The sequence of events for active matrix interface timing is: - DI CLK internal DI clock is used for calculation of other controls. - IPP\_DISP\_CLK latches data into the panel on its negative edge (when positive polarity is selected). In active mode, IPP\_DISP\_CLK runs continuously. - HSYNC causes the panel to start a new line. (Usually IPUx DIx PIN02 is used as HSYNC.) - VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse. (Usually IPUx\_DIx\_PIN03 is used as VSYNC.) - DRDY acts like an output enable signal to the CRT display. This output enables the data to be shifted onto the display. When disabled, the data is invalid and the trace is off. (DRDY can be used either synchronous or asynchronous generic purpose pin as well.) Figure 61. Interface Timing Diagram for TFT (Active Matrix) Panels ## 4.11.10.6.3 TFT Panel Sync Pulse Timing Diagrams Figure 62 depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and the data. All the parameters shown in the figure are programmable. All controls are started by i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 **NXP Semiconductors** 97 **Table 66. Electrical and Timing Information (continued)** | Symbol | Parameters | <b>Test Conditions</b> | Min | Тур | Max | Unit | | |--------------------------|-------------------------------------------------------------------------|-----------------------------|-----------------------|------|-----|------|--| | t <sub>voh(absmax)</sub> | Maximum transient time above VOH(absmax) | _ | _ | _ | 20 | ns | | | | HS Lir | ne Drivers DC Specificatio | ns | | | | | | IV <sub>OD</sub> I | HS Transmit Differential output voltage magnitude | 80 Ω<= RL< = 125 Ω | 140 | 200 | 270 | mV | | | ΔIV <sub>OD</sub> I | Change in Differential output voltage magnitude between logic states | 80 Ω<= RL< = 125 Ω | _ | _ | 10 | mV | | | V <sub>CMTX</sub> | Steady-state common-mode output voltage. | 80 Ω<= RL< = 125 Ω | 150 | 200 | 250 | mV | | | ΔV <sub>CMTX</sub> (1,0) | Changes in steady-state common-mode output voltage between logic states | 80 Ω<= RL< = 125 Ω | Ω<= RL< = 125 $Ω$ — — | | 5 | mV | | | V <sub>OHHS</sub> | HS output high voltage | 80 Ω<= RL< = 125 Ω | _ | _ | 360 | mV | | | Z <sub>OS</sub> | Single-ended output — 40 50 impedance. | | 50 | 62.5 | Ω | | | | ΔZ <sub>OS</sub> | Single-ended output impedance mismatch. | _ | _ | _ | 10 | % | | | | LP Lin | e Drivers DC Specificatio | ns | l | 1 | • | | | V <sub>OL</sub> | Output low-level SE voltage | _ | -50 | | 50 | mV | | | V <sub>OH</sub> | Output high-level SE voltage | _ | 1.1 | 1.2 | 1.3 | V | | | Z <sub>OLP</sub> | Single-ended output impedance. | _ | 110 | _ | _ | Ω | | | ΔZ <sub>OLP(01-10)</sub> | Single-ended output impedance mismatch driving opposite level | - | _ | _ | 20 | % | | | $\Delta Z_{OLP(0-11)}$ | Single-ended output impedance mismatch driving same level | _ | _ | _ | 5 | % | | | | HS Line | e Receiver DC Specification | ons | | | | | | V <sub>IDTH</sub> | Differential input high voltage threshold | _ | _ | _ | 70 | mV | | | V <sub>IDTL</sub> | Differential input low voltage threshold | _ | -70 | _ | _ | mV | | | V <sub>IHHS</sub> | Single ended input high voltage | _ | _ | | | mV | | | V <sub>ILHS</sub> | Single ended input low voltage | _ | -40 | _ | _ | mV | | | V <sub>CMRXDC</sub> | Input common mode voltage | _ | 70 | _ | 330 | mV | | i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 #### 4.11.12.3 MIPI HS Line Driver Characteristics Figure 66. Ideal Single-ended and Resulting Differential HS Signals ### 4.11.12.4 Possible $\triangle VCMTX$ and $\triangle VOD$ Distortions of the Single-ended HS Signals Figure 67. Possible ΔVCMTX and ΔVOD Distortions of the Single-ended HS Signals # 4.11.12.5 MIPI D-PHY Switching Characteristics Table 67. Electrical and Timing Information | Symbol | Parameters | Test Conditions | Min Typ | | Unit | | | |-----------------------------------|----------------------------------------------|-------------------------------------------------------|---------|---|------|------|--| | HS Line Drivers AC Specifications | | | | | | | | | _ | Maximum serial data rate (forward direction) | On DATAP/N outputs. 80 $\Omega$ <= RL <= 125 $\Omega$ | 80 | _ | 1000 | Mbps | | i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 | Parameter | Description | 1 Mbit/s | 100 Mbit/s | 200 Mbit/s | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|------------| | t <sub>EageSepTx, min</sub> | Minimum allowed separation of signal transitions at transmitter package pins, including all timing defects, for example, jitter and skew, inside the transmitter. | 400 ns | 4.00 ns | 2.00 ns | | t <sub>Eage</sub> SepRx, min | Minimum separation of signal transitions, measured at the receiver package pins, including all timing defects, for example, jitter and skew, inside the receiver. | 350 ns | 3.5 ns | 1.75 ns | Table 68. DATA and FLAG Timing (continued) <sup>&</sup>lt;sup>1</sup> This case shows that the DATA signal has slowed down more compared to the FLAG signal Figure 79. DATA and FLAG Signal Timing ### 4.11.14 PCIe PHY Parameters The PCIe interface complies with PCIe specification Gen2 x1 lane and supports the PCI Express 1.1/2.0 standard. ## 4.11.14.1 PCIE\_REXT Reference Resistor Connection The impedance calibration process requires connection of reference resistor 200 $\Omega$ . 1% precision resistor on PCIE\_REXT pads to ground. It is used for termination impedance calibration. # 4.11.15 Pulse Width Modulator (PWM) Timing Parameters This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin. Figure 80 depicts the timing of the PWM, and Table 69 lists the PWM timing parameters. i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 <sup>&</sup>lt;sup>2</sup> This case shows that the FLAG signal has slowed down more compared to the DATA signal. - Revision 2.0 plus errata and ecn June 4, 2010 - Battery Charging Specification (available from USB-IF) - Revision 1.2, December 7, 2010 - Portable device only # 5 Boot Mode Configuration This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation. # 5.1 Boot Mode Configuration Pins Table 84 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the boot mode pins, see the i.MX 6Solo/6DualLite Fuse Map document and the System Boot chapter in i.MX 6Solo/6DualLite Reference Manual (IMX6SDLRM). Table 84. Fuses and Associated Pins Used for Boot | Pin | Direction at Reset | eFuse Name | | | | | | | | |---------------------------|---------------------|--------------|--|--|--|--|--|--|--| | | Boot Mode Selection | | | | | | | | | | BOOT_MODE1 | Input | N/A | | | | | | | | | BOOT_MODE0 | Input | N/A | | | | | | | | | Boot Options <sup>1</sup> | | | | | | | | | | | EIM_DA0 | Input | BOOT_CFG1[0] | | | | | | | | | EIM_DA1 | Input | BOOT_CFG1[1] | | | | | | | | | EIM_DA2 | Input | BOOT_CFG1[2] | | | | | | | | | EIM_DA3 | Input | BOOT_CFG1[3] | | | | | | | | | EIM_DA4 | Input | BOOT_CFG1[4] | | | | | | | | | EIM_DA5 | Input | BOOT_CFG1[5] | | | | | | | | | EIM_DA6 | Input | BOOT_CFG1[6] | | | | | | | | | EIM_DA7 | Input | BOOT_CFG1[7] | | | | | | | | | EIM_DA8 | Input | BOOT_CFG2[0] | | | | | | | | | EIM_DA9 | Input | BOOT_CFG2[1] | | | | | | | | | EIM_DA10 | Input | BOOT_CFG2[2] | | | | | | | | | EIM_DA11 | Input | BOOT_CFG2[3] | | | | | | | | | EIM_DA12 | Input | BOOT_CFG2[4] | | | | | | | | | EIM_DA13 | Input | BOOT_CFG2[5] | | | | | | | | i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017 ### **Package Information and Contact Assignments** Table 86 shows the $21 \times 21$ mm BGA package details. Table 86. 21 x 21, 0.8 mm BGA Package Details | Parameter | Symbol | Common Dimensions | | | | |-----------------------------|--------|-------------------|----------|---------|--| | Farameter | Symbol | Minimum | Normal | Maximum | | | Total Thickness | Α | _ | _ | 1.6 | | | Stand Off | A1 | 0.36 | _ | 0.46 | | | Substrate Thickness | A2 | | 0.26 REF | | | | Mold Thickness | А3 | | 0.7 REF | | | | Body Size | D | | 21 BSC | | | | | E | | 21 BSC | | | | Ball Diameter | _ | | 0.5 | | | | Ball Opening | _ | | 0.4 | | | | Ball Width | b | 0.44 | _ | 0.64 | | | Ball Pitch | е | | 0.8 BSC | | | | Ball Count | n | | 624 | | | | Edge Ball Center to Center | D1 | | 19.2 BSC | | | | | E1 | | 19.2 BSC | | | | Body Center to Contact Ball | SD | | _ | | | | | SE | | _ | | | | Package Edge Tolerance | aaa | | 0.1 | | | | Mold Flatness | bbb | 0.2 | | | | | Coplanarity | ddd | 0.15 | | | | | Ball Offset (Package) | eee | 0.15 | | | | | Ball Offset (Ball) | fff | | 0.08 | | | ### **Package Information and Contact Assignments** Table 88. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |--------------|------|--------------|-----------|-------------------------------------|------------------|------------------|--------------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function | Input/<br>Output | Value <sup>2</sup> | | RGMII_TD1 | F20 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO21 | Input | 100 kΩ pull-up | | RGMII_TD2 | E21 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO22 | Input | 100 kΩ pull-up | | RGMII_TD3 | A24 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO23 | Input | 100 kΩ pull-up | | RGMII_TX_CTL | C23 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO26 | Input | 100 k $\Omega$ pull-down | | RGMII_TXC | D21 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO19 | Input | 100 k $\Omega$ pull-down | | RTC_XTALI | D9 | VDD_SNVS_CAP | _ | _ | RTC_XTALI | _ | _ | | RTC_XTALO | C9 | VDD_SNVS_CAP | _ | _ | RTC_XTALO | _ | _ | | SD1_CLK | D20 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO20 | Input | 100 kΩ pull-up | | SD1_CMD | B21 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO18 | Input | 100 kΩ pull-up | | SD1_DAT0 | A21 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO16 | Input | 100 kΩ pull-up | | SD1_DAT1 | C20 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO17 | Input | 100 kΩ pull-up | | SD1_DAT2 | E19 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO19 | Input | 100 kΩ pull-up | | SD1_DAT3 | F18 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO21 | Input | 100 kΩ pull-up | | SD2_CLK | C21 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO10 | Input | 100 kΩ pull-up | | SD2_CMD | F19 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO11 | Input | 100 kΩ pull-up | | SD2_DAT0 | A22 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO15 | Input | 100 kΩ pull-up | | SD2_DAT1 | E20 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO14 | Input | 100 kΩ pull-up | | SD2_DAT2 | A23 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO13 | Input | 100 kΩ pull-up | | SD2_DAT3 | B22 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO12 | Input | 100 kΩ pull-up | | SD3_CLK | D14 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO03 | Input | 100 kΩ pull-up | | SD3_CMD | B13 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO02 | Input | 100 kΩ pull-up | | SD3_DAT0 | E14 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO04 | Input | 100 kΩ pull-up | | SD3_DAT1 | F14 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO05 | Input | 100 kΩ pull-up | | SD3_DAT2 | A15 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO06 | Input | 100 kΩ pull-up | | SD3_DAT3 | B15 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO07 | Input | 100 kΩ pull-up | | SD3_DAT4 | D13 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO01 | Input | 100 kΩ pull-up | | SD3_DAT5 | C13 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO00 | Input | 100 kΩ pull-up | | SD3_DAT6 | E13 | NVCC_SD3 | GPIO | ALT5 | GPIO6_IO18 | Input | 100 kΩ pull-up | | SD3_DAT7 | F13 | NVCC_SD3 | GPIO | ALT5 | GPIO6_IO17 | Input | 100 kΩ pull-up | | SD3_RST | D15 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO08 | Input | 100 kΩ pull-up | | SD4_CLK | E16 | NVCC_NANDF | GPIO | ALT5 | GPIO7_IO10 | Input | 100 kΩ pull-up | | SD4_CMD | B17 | NVCC_NANDF | GPIO | ALT5 | GPIO7_IO09 | Input | 100 kΩ pull-up | | SD4_DAT0 | D18 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO08 | Input | 100 kΩ pull-up | | SD4_DAT1 | B19 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO09 | Input | 100 kΩ pull-up | | SD4_DAT2 | F17 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO10 | Input | 100 kΩ pull-up | | SD4_DAT3 | A20 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO11 | Input | 100 kΩ pull-up | i.MX 6Solo/6DualLite Applications Processors for Industrial Products, Rev. 8, 09/2017