

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART                    |
| Peripherals                | AES, Brown-out Detect/Reset, DMA, I <sup>2</sup> S, HLVD, POR, PWM, WDT       |
| Number of I/O              | 20                                                                            |
| Program Memory Size        | 64KB (64K x 8)                                                                |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 8K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                     |
| Data Converters            | A/D 9x10b/12b                                                                 |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                |
| Supplier Device Package    | 28-SSOP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj64gb202-i-ss |
|                            |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

### REGISTER 8-6: IFS1: INTERRUPT FLAG STATUS REGISTER 1 (CONTINUED)

- bit 2 CMIF: Comparator Interrupt Flag Status bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred
- bit 1 MI2C1IF: Master I2C1 Event Interrupt Flag Status bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred
- bit 0 SI2C1IF: Slave I2C1 Event Interrupt Flag Status bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred

## REGISTER 8-26: IPC5: INTERRUPT PRIORITY CONTROL REGISTER 5

| U-0        | U-0    | U-0            | U-0 | U-0                                | U-0   | U-0         | U-0   |
|------------|--------|----------------|-----|------------------------------------|-------|-------------|-------|
| _          | —      | —              |     | —                                  | —     | —           | —     |
| bit 15     |        |                |     |                                    |       |             | bit 8 |
|            |        |                |     |                                    |       |             |       |
| U-0        | U-0    | U-0            | U-0 | U-0                                | R/W-1 | R/W-0       | R/W-0 |
| —          | —      | —              | —   | —                                  |       | INT1IP<2:0> |       |
| bit 7      |        |                |     |                                    |       |             | bit 0 |
|            |        |                |     |                                    |       |             |       |
| Legend:    |        |                |     |                                    |       |             |       |
| R = Readab | le bit | W = Writable b | bit | U = Unimplemented bit, read as '0' |       |             |       |

|                  |                  | ,                    |                    |
|------------------|------------------|----------------------|--------------------|
| n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### bit 15-3 Unimplemented: Read as '0'

- INT1IP<2:0>: External Interrupt 1 Priority bits
  - 111 = Interrupt is Priority 7 (highest priority interrupt)
  - •

bit 2-0

001 = Interrupt is Priority 1

000 = Interrupt source is disabled

REGISTER 8-29:

#### U-0 R/W-1 R/W-0 R/W-0 U-0 R/W-1 R/W-0 R/W-0 CRYROLLIP2 CRYROLLIP1 **CRYROLLIP0** \_\_\_\_ **CRYFREEIP2 CRYFREEIP1 CRYFREEIP0** \_\_\_\_ bit 15 bit 8 U-0 R/W-1 R/W-0 R/W-0 U-0 R/W-1 R/W-0 R/W-0 SPI2TXIP2 SPI2IP2 SPI2IP1 SPI2IP0 SPI2TXIP1 SPI2TXIP0 \_\_\_\_ bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 Unimplemented: Read as '0' bit 14-12 CRYROLLIP<2:0>: Cryptographic Rollover Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) 001 = Interrupt is Priority 1 000 = Interrupt source is disabled bit 11 Unimplemented: Read as '0' bit 10-8 CRYFREEIP<2:0>: Cryptographic Buffer Free Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) 001 = Interrupt is Priority 1 000 = Interrupt source is disabled bit 7 Unimplemented: Read as '0' bit 6-4 SPI2TXIP<2:0>: SPI2 Transmit Interrupt Priority bits 111 = Interrupt is Priority 7 (highest priority interrupt) 001 = Interrupt is Priority 1 000 = Interrupt source is disabled bit 3 Unimplemented: Read as '0' SPI2IP<2:0>: SPI2 General Interrupt Priority bits bit 2-0 111 = Interrupt is Priority 7 (highest priority interrupt) 001 = Interrupt is Priority 1 000 = Interrupt source is disabled

**IPC8: INTERRUPT PRIORITY CONTROL REGISTER 8** 

NOTES:

## REGISTER 11-14: RPINR20: PERIPHERAL PIN SELECT INPUT REGISTER 20

| U-0          | U-0   | R/W-1         | R/W-1  | R/W-1         | R/W-1          | R/W-1    | R/W-1  |
|--------------|-------|---------------|--------|---------------|----------------|----------|--------|
| _            | —     | SCK1R5        | SCK1R4 | SCK1R3        | SCK1R2         | SCK1R1   | SCK1R0 |
| bit 15       |       |               |        |               |                |          | bit 8  |
|              |       |               |        |               |                |          |        |
| U-0          | U-0   | R/W-1         | R/W-1  | R/W-1         | R/W-1          | R/W-1    | R/W-1  |
| —            | _     | SDI1R5        | SDI1R4 | SDI1R3        | SDI1R2         | SDI1R1   | SDI1R0 |
| bit 7        |       |               |        |               |                |          | bit 0  |
|              |       |               |        |               |                |          |        |
| Legend:      |       |               |        |               |                |          |        |
| D - Doodoble | , hit | M = M/ritoblo | hit    | II – Unimplon | onted hit read | 1 00 '0' |        |

| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-14 | Unimplemented: Read as '0'                                                         |
|-----------|------------------------------------------------------------------------------------|
| bit 13-8  | SCK1R<5:0>: Assign SPI1 Clock Input (SCK1IN) to Corresponding RPn or RPIn Pin bits |
| bit 7-6   | Unimplemented: Read as '0'                                                         |
| bit 5-0   | SDI1R<5:0>: Assign SPI1 Data Input (SDI1) to Corresponding RPn or RPIn Pin bits    |

## REGISTER 11-15: RPINR21: PERIPHERAL PIN SELECT INPUT REGISTER 21

| U-0    | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|--------|-----|---------|---------|---------|---------|---------|---------|
| —      | —   | U3CTSR5 | U3CTSR4 | U3CTSR3 | U3CTSR2 | U3CTSR1 | U3CTSR0 |
| bit 15 |     |         |         |         |         |         | bit 8   |

| U-0   | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| _     | —   | SS1R5 | SS1R4 | SS1R3 | SS1R2 | SS1R1 | SS1R0 |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 U3CTSR<5:0>: Assign UART3 Clear-to-Send (U3CTS) to Corresponding RPn or RPIn Pin bits

bit 7-6 Unimplemented: Read as '0'

bit 5-0 SS1R<5:0>: Assign SPI1 Slave Select Input (SS1IN) to Corresponding RPn or RPIn Pin bits

## REGISTER 11-18: RPINR27: PERIPHERAL PIN SELECT INPUT REGISTER 27

| U-0    | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|--------|-----|---------|---------|---------|---------|---------|---------|
| _      | —   | U4CTSR5 | U4CTSR4 | U4CTSR3 | U4CTSR2 | U4CTSR1 | U4CTSR0 |
| bit 15 |     |         |         |         |         |         | bit 8   |

| U-0   | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | U4RXR5 | U4RXR4 | U4RXR3 | U4RXR2 | U4RXR1 | U4RXR0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                                                                |                      |                    |  |
|-------------------|----------------------------------------------------------------|----------------------|--------------------|--|
| R = Readable bit  | adable bit W = Writable bit U = Unimplemented bit, read as '0' |                      |                    |  |
| -n = Value at POR | '1' = Bit is set                                               | '0' = Bit is cleared | x = Bit is unknown |  |

| bit 15-14 | Unimplemented: Read as '0'                                                                  |
|-----------|---------------------------------------------------------------------------------------------|
| bit 13-8  | U4CTSR<5:0>: Assign UART4 Clear-to-Send Input (U4CTS) to Corresponding RPn or RPIn Pin bits |
| bit 7-6   | Unimplemented: Read as '0'                                                                  |
| bit 5-0   | U4RXR<5:0>: Assign UART4 Receive Input (U4RX) to Corresponding RPn or RPIn Pin bits         |

#### REGISTER 11-19: RPINR28: PERIPHERAL PIN SELECT INPUT REGISTER 28

| U-0    | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|--------|--------|--------|--------|--------|--------|
| —      | —   | SCK3R5 | SCK3R4 | SCK3R3 | SCK3R2 | SCK3R1 | SCK3R0 |
| bit 15 |     |        |        |        |        |        | bit 8  |

| U-0   | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | SDI3R5 | SDI3R4 | SDI3R3 | SDI3R2 | SDI3R1 | SDI3R0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 SCK3R<5:0>: Assign SPI3 Clock Input (SCK3IN) to Corresponding RPn or RPIn Pin bits

bit 7-6 Unimplemented: Read as '0'

bit 5-0 SDI3R<5:0>: Assign SPI3 Data Input (SDI3) to Corresponding RPn or RPIn Pin bits

# 13.0 TIMER2/3 AND TIMER4/5

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"dsPIC33/PIC24 Family Reference Manual"*, **"Timers"** (DS39704). The information in this data sheet supersedes the information in the FRM.

The Timer2/3 and Timer4/5 modules are 32-bit timers, which can also be configured as four independent, 16-bit timers with selectable operating modes.

As 32-bit timers, Timer2/3 and Timer4/5 can each operate in three modes:

- Two Independent 16-Bit Timers with all 16-Bit Operating modes (except Asynchronous Counter mode)
- Single 32-Bit Timer
- Single 32-Bit Synchronous Counter

They also support these features:

- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation during Idle and Sleep modes
- Interrupt on a 32-Bit Period Register Match
- A/D Event Trigger (only on Timer2/3 in 32-bit mode and Timer3 in 16-bit mode)

Individually, all four of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed above, except for the A/D Event Trigger. This trigger is implemented only on Timer2/3 in 32-bit mode and Timer3 in 16-bit mode. The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON, T3CON, T4CON and T5CON registers. T2CON and T4CON are shown in generic form in Register 13-1; T3CON and T5CON are shown in Register 13-2.

For 32-bit timer/counter operation, Timer2 and Timer4 are the least significant word; Timer3 and Timer5 are the most significant word of the 32-bit timers.

Note: For 32-bit operation, T3CON and T5CON control bits are ignored. Only T2CON and T4CON control bits are used for setup and control. Timer2 and Timer4 clock and gate inputs are utilized for the 32-bit timer modules, but an interrupt is generated with the Timer3 or Timer5 interrupt flags. To configure Timer2/3 or Timer4/5 for 32-bit operation:

- 1. Set the T32 or T45 bit (T2CON<3> or T4CON<3> = 1).
- 2. Select the prescaler ratio for Timer2 or Timer4 using the TCKPS<1:0> bits.
- Set the Clock and Gating modes using the TCS and TGATE bits. If TCS is set to an external clock, RPINRx (TxCK) must be configured to an available RPn/RPIn pin. For more information, see Section 11.4 "Peripheral Pin Select (PPS)".
- 4. Load the timer period value. PR3 (or PR5) will contain the most significant word (msw) of the value, while PR2 (or PR4) contains the least significant word (lsw).
- 5. If interrupts are required, set the Timer3/5 Interrupt Enable bit, T3IE or T5IE. Use the Timer3/5 Interrupt Priority bits, T3IP<2:0> or T5IP<2:0>, to set the interrupt priority. Note that while Timer2 or Timer4 controls the timer, the interrupt appears as a Timer3 or Timer5 interrupt.
- 6. Set the TON bit (= 1).

The timer value, at any point, is stored in the register pair, TMR<3:2> (or TMR<5:4>). TMR3 (TMR5) always contains the most significant word of the count, while TMR2 (TMR4) contains the least significant word.

To configure any of the timers for individual 16-bit operation:

- Clear the T32 bit corresponding to that timer (T2CON<3> for Timer2 and Timer3 or T4CON<3> for Timer4 and Timer5).
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits. See **Section 11.4 "Peripheral Pin Select (PPS)**" for more information.
- 4. Load the timer period value into the PRx register.
- 5. If interrupts are required, set the Timerx Interrupt Enable bit, TxIE. Use the Timerx Interrupt Priority bits, TxIP<2:0>, to set the interrupt priority.
- 6. Set the TON (TxCON<15> = 1) bit.





2: The OCFA/OCFB Fault inputs must be assigned to an available RPn/RPIn pin before use. For more information, see Section 11.4 "Peripheral Pin Select (PPS)".

## 15.3.1 PWM PERIOD

The PWM period is specified by writing to PRy, the Timer Period register. The PWM period can be calculated using Equation 15-1.

## EQUATION 15-1: CALCULATING THE PWM PERIOD<sup>(1)</sup>

 $PWM Period = [(PRy) + 1] \bullet TCY \bullet (Timer Prescale Value)$ 

where:

*PWM Frequency* = 1/[*PWM Period*]

Note 1: Based on TCY = TOSC \* 2; Doze mode and PLL are disabled.

**Note:** A PRy value of N will produce a PWM period of N + 1 time base count cycles. For example, a value of 7 written into the PRy register will yield a period consisting of 8 time base cycles.

REGISTER 15-1:

#### U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 ENFLT1<sup>(2)</sup> OCSIDL OCTSEL2 OCTSEL1 **OCTSEL0** ENFLT2<sup>(2)</sup> bit 15 bit 8 R/W-0 R/W-0, HSC R/W-0, HSC R/W-0, HSC R/W-0 R/W-0 R/W-0 R/W-0 OCFLT2<sup>(2,3)</sup> OCFLT0<sup>(2,4)</sup> OCM1(1) OCM0<sup>(1)</sup> ENFLT0<sup>(2)</sup> OCFLT1<sup>(2,4)</sup> OCM2<sup>(1)</sup> TRIGMODE bit 7 bit 0 Legend: HSC = Hardware Settable/Clearable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '0' = Bit is cleared '1' = Bit is set x = Bit is unknown bit 15-14 Unimplemented: Read as '0' bit 13 OCSIDL: Output Compare x Stop in Idle Mode Control bit 1 = Output Compare x halts in CPU Idle mode 0 = Output Compare x continues to operate in CPU Idle mode bit 12-10 OCTSEL<2:0>: Output Compare x Timer Select bits 111 = Peripheral clock (FCY) 110 = Reserved 101 = Reserved 100 = Timer1 clock (only synchronous clock is supported) 011 = Timer5 clock 010 = Timer4 clock 001 = Timer3 clock 000 = Timer2 clock bit 9 ENFLT2: Fault Input 2 Enable bit<sup>(2)</sup> 1 = Fault 2 (Comparator 1/2/3 out) is enabled<sup>(3)</sup> 0 = Fault 2 is disabled ENFLT1: Fault Input 1 Enable bit<sup>(2)</sup> bit 8 1 = Fault 1 (OCFB pin) is enabled<sup>(4)</sup> 0 = Fault 1 is disabled ENFLT0: Fault Input 0 Enable bit<sup>(2)</sup> bit 7 1 = Fault 0 (OCFA pin) is enabled<sup>(4)</sup> 0 = Fault 0 is disabled OCFLT2: Output Compare x PWM Fault 2 (Comparator 1/2/3) Condition Status bit<sup>(2,3)</sup> bit 6 1 = PWM Fault 2 has occurred 0 = No PWM Fault 2 has occurred bit 5 OCFLT1: Output Compare x PWM Fault 1 (OCFB pin) Condition Status bit<sup>(2,4)</sup> 1 = PWM Fault 1 has occurred 0 = No PWM Fault 1 has occurred Note 1: The OCx output must also be configured to an available RPn pin. For more information, see Section 11.4 "Peripheral Pin Select (PPS)". 2: The Fault input enable and Fault status bits are valid when OCM<2:0> = 111 or 110. 3: The Comparator 1 output controls the OC1-OC2 channels; Comparator 2 output controls the OC3-OC4 channels; Comparator 3 output controls the OC5-OC6 channels.

**OCxCON1: OUTPUT COMPARE x CONTROL REGISTER 1** 

4: The OCFA/OCFB Fault input must also be configured to an available RPn/RPIn pin. For more information, see Section 11.4 "Peripheral Pin Select (PPS)".

# REGISTER 17-1: I2CxCONL: I2Cx CONTROL REGISTER LOW (CONTINUED)

| bit 7  | GCEN: General Call Enable bit (I <sup>2</sup> C Slave mode only)                                                                                                                                                                       |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | <ul> <li>1 = Enables interrupt when a general call address is received in I2CxRSR; module is enabled for reception</li> <li>0 = General call address is disabled</li> </ul>                                                            |
| bit 6  | STREN: SCLx Clock Stretch Enable bit                                                                                                                                                                                                   |
|        | In I <sup>2</sup> C Slave mode only; used in conjunction with the SCLREL bit.<br>1 = Enables clock stretching<br>0 = Disables clock stretching                                                                                         |
| bit 5  | ACKDT: Acknowledge Data bit                                                                                                                                                                                                            |
|        | In I <sup>2</sup> C Master mode, during Master Receive mode – The value that will be transmitted when the user initiates an Acknowledge sequence at the end of a receive.                                                              |
|        | In I <sup>2</sup> C Slave mode when AHEN = 1 or DHEN = 1 – The value that the slave will transmit when it initiates<br>an Acknowledge sequence at the end of an address or data reception.<br>1 = A NACK is sent<br>0 = An ACK is sent |
| bit 4  | ACKEN: Acknowledge Sequence Enable bit                                                                                                                                                                                                 |
|        | In I <sup>2</sup> C Master mode only; applicable during Master Receive mode.<br>1 = Initiates Acknowledge sequence on SDAx and SCLx pins, and transmits ACKDT data bit<br>0 = Acknowledge sequence is Idle                             |
| bit 3  | <b>RCEN:</b> Receive Enable bit (I <sup>2</sup> C Master mode only)                                                                                                                                                                    |
|        | <ul> <li>1 = Enables Receive mode for I<sup>2</sup>C, automatically cleared by hardware at the end of the 8-bit receive data byte</li> <li>0 = Receive sequence is not in progress.</li> </ul>                                         |
| hit 2  | 0 = Receive sequence is not in progress                                                                                                                                                                                                |
| DIL 2  | 1 = Initiates Stop condition on the SDAx and SCLx pins<br>0 = Stop condition is Idle                                                                                                                                                   |
| bit 1  | <b>RSEN:</b> Restart Condition Enable bit (I <sup>2</sup> C Master mode only)                                                                                                                                                          |
|        | <ul> <li>1 = Initiates Restart condition on the SDAx and SCLx pins</li> <li>0 = Restart condition is Idle</li> </ul>                                                                                                                   |
| bit 0  | SEN: Start Condition Enable bit (I <sup>2</sup> C Master mode only)                                                                                                                                                                    |
|        | <ul> <li>1 = Initiates Start condition on the SDAx and SCLx pins</li> <li>0 = Start condition is Idle</li> </ul>                                                                                                                       |
| Note 1 | : Automatically cleared to '0' at the beginning of slave transmission; automatically cleared to '0' at the end of slave reception.                                                                                                     |

**2:** Automatically cleared to '0' at the beginning of slave transmission.

### 23.5.5 GENERATING A PSEUDORANDOM NUMBER (PRN)

For operations that require a Pseudorandom Number (PRN), the method outlined in NIST SP800-90 can be adapted for efficient use with the Cryptographic Engine. This method uses the AES algorithm in CTR mode to create PRNs with minimal CPU overhead. PRNs generated in this manner can be used for cryptographic purposes or any other purpose that the host application may require.

The random numbers used as initial seeds can be taken from any source convenient to the user's application. If possible, a non-deterministic random number source should be used.

Note: PRN generation is not available when software keys are disabled (SWKYDIS = 1).

To perform the initial reseeding operation, and subsequent reseedings after the reseeding interval has expired:

- 1. Store a random number (128 bits) in CRYTXTA.
- 2. For the initial generation ONLY, use a key value of 0h (128 bits), and a counter value of 0h.
- Configure the engine for AES encryption, CTR mode (OPMOD<3:0> = 0000, CPHRSEL = 1, CPHMOD<2:0> = 100).
- 4. Perform an encrypt operation by setting CRYGO.
- 5. Move the results in CRYTXTC to RAM. This is the new key value (NEW KEY).
- 6. Store another random number (128 bits) in CRYTXTA.
- 7. Configure the module for encryption as in Step 3.
- 8. Perform an encrypt operation by setting CRYGO.
- 9. Store this value in RAM. This is the new counter value (NEW\_CTR).
- 10. For subsequent reseeding operations, use NEW\_KEY and NEW\_CTR for the starting key and counter values.

To generate the pseudorandom number:

- 1. Load NEW KEY value from RAM into CRYKEY.
- 2. Load NEW CTR value from RAM into CRYTXTB.
- 3. Load CRYTXTA with 0h (128 bits).
- Configure the engine for AES encryption, CTR mode (OPMOD<3:0> = 0000, CPHRSEL = 1, CPHMOD<2:0> = 100).
- 5. Perform an encrypt operation by setting CRYGO.
- 6. Copy the generated PRN in CRYTXTC (PRNG\_VALUE) to RAM.
- 7. Repeat the encrypt operation.
- 8. Store the value of CRYTXTC from this round as the new value of NEW\_KEY.
- 9. Repeat the encrypt operation.
- 10. Store the value of CRYTXTC from this round as the new value of NEW\_CTR.

Subsequent PRNs can be generated by repeating this procedure until the reseeding interval has expired. At that point, the reseeding operation is performed using the stored values of NEW KEY and NEW CTR.

### 23.5.6 GENERATING A RANDOM NUMBER

- 1. Enable the Cryptographic mode (CRYON (CRYCONL<15>) = 1).
- 2. Set the OPMOD<3:0> bits to '1010'.
- Start the request by setting the CRYGO bit (CRYCONL<8>) to '1'.
- 4. Wait for the CRYGO bit to be cleared to '0' by the hardware.
- 5. Read the random number from the CRYTXTA register.

### 23.5.7 TESTING THE KEY SOURCE CONFIGURATION

The validity of the key source configuration can always be tested by writing the appropriate register bits and then reading the KEYFAIL register bit. No operation needs to be started to perform this check; the module does not even need to be enabled.

# FIGURE 25-2: EXAMPLE OF BUFFER ADDRESS GENERATION IN PIA MODE (4-WORD BUFFERS PER CHANNEL)



# 27.0 COMPARATOR VOLTAGE REFERENCE

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"dsPIC33/PIC24 Family Reference Manual"*, *"Comparator Voltage Reference Module"* (DS39709). The information in this data sheet supersedes the information in the FRM.

# 27.1 Configuring the Comparator Voltage Reference

The comparator voltage reference module is controlled through the CVRCON register (Register 27-1). The comparator voltage reference provides a range of output voltages with 32 distinct levels. The comparator reference supply voltage can come from either VDD and Vss, or the external CVREF+ and CVREF- pins. The voltage source is selected by the CVRSS bit (CVRCON<5>).

The settling time of the comparator voltage reference must be considered when changing the CVREF output.





| R/W-0         | U-0                            | R/W-0                                | R/W-0                             | R/W-0                 | R/W-0            | R/W-0           | R/W-0  |  |  |  |  |
|---------------|--------------------------------|--------------------------------------|-----------------------------------|-----------------------|------------------|-----------------|--------|--|--|--|--|
| CTMUEN        | —                              | CTMUSIDL                             | TGEN                              | EDGEN                 | EDGSEQEN         | IDISSEN         | CTTRIG |  |  |  |  |
| bit 15        |                                |                                      |                                   |                       |                  |                 | bit 8  |  |  |  |  |
|               |                                |                                      |                                   |                       |                  |                 |        |  |  |  |  |
| U-0           | U-0                            | U-0                                  | U-0                               | U-0                   | U-0              | U-0             | U-0    |  |  |  |  |
| —             | —                              | —                                    | —                                 | —                     | —                | —               | —      |  |  |  |  |
| bit 7 bit 0   |                                |                                      |                                   |                       |                  |                 |        |  |  |  |  |
|               |                                |                                      |                                   |                       |                  |                 |        |  |  |  |  |
| Legend:       |                                |                                      |                                   |                       |                  |                 |        |  |  |  |  |
| R = Readable  | e bit                          | W = Writable I                       | oit                               | U = Unimpler          | mented bit, read | as '0'          |        |  |  |  |  |
| -n = Value at | POR                            | '1' = Bit is set                     |                                   | '0' = Bit is cle      | ared             | x = Bit is unkn | iown   |  |  |  |  |
|               |                                |                                      |                                   |                       |                  |                 |        |  |  |  |  |
| bit 15        | CTMUEN: CT                     | MU Enable bit                        |                                   |                       |                  |                 |        |  |  |  |  |
|               | 1 = Module is                  | enabled                              |                                   |                       |                  |                 |        |  |  |  |  |
|               | 0 = Module is disabled         |                                      |                                   |                       |                  |                 |        |  |  |  |  |
| bit 14        | Unimplemen                     | ted: Read as '0                      | ),                                |                       |                  |                 |        |  |  |  |  |
| bit 13        | CTMUSIDL: (                    | CTMU Stop in I                       | dle Mode bit                      |                       |                  |                 |        |  |  |  |  |
|               | 1 = Discontinues               | ues module ope<br>s module opera     | eration when d<br>tion in Idle mo | evice enters Id<br>de | lle mode         |                 |        |  |  |  |  |
| bit 12        | TGEN: Time                     | Generation Ena                       | ble bit                           |                       |                  |                 |        |  |  |  |  |
|               | $1 = Enables \epsilon$         | edge delay gene                      | eration                           |                       |                  |                 |        |  |  |  |  |
|               | 0 = Disables                   | edge delay gen                       | eration                           |                       |                  |                 |        |  |  |  |  |
| bit 11        | EDGEN: Edg                     | e Enable bit                         |                                   |                       |                  |                 |        |  |  |  |  |
|               | 1 = Edges are                  | e not blocked                        |                                   |                       |                  |                 |        |  |  |  |  |
| 1.1.40        | 0 = Edges are                  | e blocked                            |                                   |                       |                  |                 |        |  |  |  |  |
| Dit 10        | EDGSEQEN:                      | Edge Sequence                        | e Enable bit                      |                       |                  |                 |        |  |  |  |  |
|               | 1 = Edge 1 eV<br>0 = No edge s | sequence is ne                       | eded                              | 2 event can oc        | cur              |                 |        |  |  |  |  |
| bit 9         | IDISSEN: Ana                   | alog Current Sc                      | ource Control b                   | bit                   |                  |                 |        |  |  |  |  |
|               | 1 = Analog cu<br>0 = Analog cu | irrent source ou<br>irrent source ou | Itput is ground                   | ed<br>unded           |                  |                 |        |  |  |  |  |
| bit 8         | CTTRIG: CTM                    | MU Triaaer Con                       | trol bit                          |                       |                  |                 |        |  |  |  |  |
|               | 1 = Trigger ou                 | utput is enabled                     |                                   |                       |                  |                 |        |  |  |  |  |
|               | 0 = Trigger ou                 | utput is disabled                    | ł                                 |                       |                  |                 |        |  |  |  |  |
| bit 7-0       | Unimplemen                     | ted: Read as 'o                      | )'                                |                       |                  |                 |        |  |  |  |  |
|               |                                |                                      |                                   |                       |                  |                 |        |  |  |  |  |

#### REGISTER 28-1: CTMUCON1: CTMU CONTROL REGISTER 1

| Assembly<br>Mnemonic |        | Assembly Syntax  | Description                                  | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|--------|------------------|----------------------------------------------|---------------|----------------|--------------------------|
| GOTO                 | GOTO   | Expr             | Go to Address                                | 2             | 2              | None                     |
|                      | GOTO   | Wn               | Go to Indirect                               | 1             | 2              | None                     |
| INC                  | INC    | f                | f = f + 1                                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC    | f,WREG           | WREG = f + 1                                 | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC    | Ws,Wd            | Wd = Ws + 1                                  | 1             | 1              | C, DC, N, OV, Z          |
| INC2                 | INC2   | f                | f = f + 2                                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC2   | f,WREG           | WREG = f + 2                                 | 1             | 1              | C, DC, N, OV, Z          |
|                      | INC2   | Ws,Wd            | Wd = Ws + 2                                  | 1             | 1              | C, DC, N, OV, Z          |
| IOR                  | IOR    | f                | f = f .IOR. WREG                             | 1             | 1              | N, Z                     |
|                      | IOR    | f,WREG           | WREG = f .IOR. WREG                          | 1             | 1              | N, Z                     |
|                      | IOR    | #lit10,Wn        | Wd = lit10 .IOR. Wd                          | 1             | 1              | N, Z                     |
|                      | IOR    | Wb,Ws,Wd         | Wd = Wb .IOR. Ws                             | 1             | 1              | N, Z                     |
|                      | IOR    | Wb,#lit5,Wd      | Wd = Wb .IOR. lit5                           | 1             | 1              | N, Z                     |
| LNK                  | LNK    | #lit14           | Link Frame Pointer                           | 1             | 1              | None                     |
| LSR                  | LSR    | f                | f = Logical Right Shift f                    | 1             | 1              | C, N, OV, Z              |
|                      | LSR    | f,WREG           | WREG = Logical Right Shift f                 | 1             | 1              | C, N, OV, Z              |
|                      | LSR    | Ws,Wd            | Wd = Logical Right Shift Ws                  | 1             | 1              | C, N, OV, Z              |
|                      | LSR    | Wb,Wns,Wnd       | Wnd = Logical Right Shift Wb by Wns          | 1             | 1              | N, Z                     |
|                      | LSR    | Wb,#lit5,Wnd     | Wnd = Logical Right Shift Wb by lit5         | 1             | 1              | N, Z                     |
| MOV                  | MOV    | f,Wn             | Move f to Wn                                 | 1             | 1              | None                     |
|                      | MOV    | [Wns+Slit10],Wnd | Move [Wns+Slit10] to Wnd                     | 1             | 1              | None                     |
|                      | MOV    | f                | Move f to f                                  | 1             | 1              | N, Z                     |
|                      | MOV    | f,WREG           | Move f to WREG                               | 1             | 1              | N, Z                     |
|                      | MOV    | #lit16,Wn        | Move 16-bit Literal to Wn                    | 1             | 1              | None                     |
|                      | MOV.b  | #lit8,Wn         | Move 8-bit Literal to Wn                     | 1             | 1              | None                     |
|                      | MOV    | Wn,f             | Move Wn to f                                 | 1             | 1              | None                     |
|                      | MOV    | Wns,[Wns+Slit10] | Move Wns to [Wns+Slit10]                     | 1             | 1              |                          |
|                      | MOV    | Wso,Wdo          | Move Ws to Wd                                | 1             | 1              | None                     |
|                      | MOV    | WREG, f          | Move WREG to f                               | 1             | 1              | N, Z                     |
|                      | MOV.D  | Wns,Wd           | Move Double from W(ns):W(ns+1) to Wd         | 1             | 2              | None                     |
|                      | MOV.D  | Ws,Wnd           | Move Double from Ws to W(nd+1):W(nd)         | 1             | 2              | None                     |
| MUL                  | MUL.SS | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Signed(Wb) * Signed(Ws)       | 1             | 1              | None                     |
|                      | MUL.SU | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Signed(Wb) * Unsigned(Ws)     | 1             | 1              | None                     |
|                      | MUL.US | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Unsigned(Wb) * Signed(Ws)     | 1             | 1              | None                     |
|                      | MUL.UU | Wb,Ws,Wnd        | {Wnd+1, Wnd} = Unsigned(Wb) * Unsigned(Ws)   | 1             | 1              | None                     |
|                      | MUL.SU | Wb,#lit5,Wnd     | {Wnd+1, Wnd} = Signed(Wb) * Unsigned(lit5)   | 1             | 1              | None                     |
|                      | MUL.UU | Wb,#lit5,Wnd     | {Wnd+1, Wnd} = Unsigned(Wb) * Unsigned(lit5) | 1             | 1              | None                     |
|                      | MUL    | f                | W3:W2 = f * WREG                             | 1             | 1              | None                     |
| NEG                  | NEG    | f                | $f = \overline{f} + 1$                       | 1             | 1              | C, DC, N, OV, Z          |
|                      | NEG    | f,WREG           | WREG = $\overline{f}$ + 1                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | NEG    | Ws,Wd            | $Wd = \overline{Ws} + 1$                     | 1             | 1              | C, DC, N, OV, Z          |
| NOP                  | NOP    | •                | No Operation                                 | 1             | 1              | None                     |
|                      | NOPR   |                  | No Operation                                 | 1             | 1              | None                     |
| POP                  | POP    | f                | Pop f from Top-of-Stack (TOS)                | 1             | 1              | None                     |
|                      | POP    | Wdo              | Pop from Top-of-Stack (TOS) to Wdo           | 1             | 1              | None                     |
|                      | POP.D  | Wnd              | Pop from Top-of-Stack (TOS) to W(nd):W(nd+1) | 1             | 2              | None                     |
|                      | POP.S  |                  | Pop Shadow Registers                         | 1             | 1              | All                      |
| PUSH                 | PUSH   | f                | Push f to Top-of-Stack (TOS)                 | 1             | 1              | None                     |
|                      | PUSH   | Wso              | Push Wso to Top-of-Stack (TOS)               | 1             | 1              | None                     |
|                      | PUSH D | Wns              | Push W(ns):W(ns+1) to Top-of-Stack (TOS)     | 1             | 2              | None                     |
|                      | PUSH S | -                | Push Shadow Registers                        | 1             | 1              | None                     |
|                      |        |                  |                                              |               | 1              | 1                        |

# TABLE 32-2: INSTRUCTION SET OVERVIEW (CONTINUED)

|              |        |                                                                                 | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated) |                    |                                                |                        |                                                                                                                                |  |  |
|--------------|--------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------|------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| DC CH        |        | RISTICS                                                                         | Operating tempe                                                       | erature            | $-40^{\circ}C \le TA$<br>$-40^{\circ}C \le TA$ | x ≤ +85°C<br>x ≤ +125° | C for Industrial<br>C for Extended                                                                                             |  |  |
| Param<br>No. | Symbol | Characteristic                                                                  | Min                                                                   | Typ <sup>(1)</sup> | Мах                                            | Units                  | Conditions                                                                                                                     |  |  |
|              | VIL    | Input Low Voltage <sup>(3)</sup>                                                |                                                                       |                    |                                                |                        |                                                                                                                                |  |  |
| DI10         |        | I/O Pins with ST Buffer                                                         | Vss                                                                   |                    | 0.2 VDD                                        | V                      |                                                                                                                                |  |  |
| DI11         |        | I/O Pins with TTL Buffer                                                        | Vss                                                                   |                    | 0.15 VDD                                       | V                      |                                                                                                                                |  |  |
| DI15         |        | MCLR                                                                            | Vss                                                                   |                    | 0.2 VDD                                        | V                      |                                                                                                                                |  |  |
| DI16         |        | OSCI (XT mode)                                                                  | Vss                                                                   |                    | 0.2 VDD                                        | V                      |                                                                                                                                |  |  |
| DI17         |        | OSCI (HS mode)                                                                  | Vss                                                                   |                    | 0.2 VDD                                        | V                      |                                                                                                                                |  |  |
| DI18         |        | I/O Pins with I <sup>2</sup> C™ Buffer                                          | Vss                                                                   |                    | 0.3 VDD                                        | V                      |                                                                                                                                |  |  |
| DI19         |        | I/O Pins with SMBus Buffer                                                      | Vss                                                                   |                    | 0.8                                            | V                      | SMBus enabled                                                                                                                  |  |  |
|              | Vih    | Input High Voltage <sup>(3)</sup>                                               |                                                                       |                    |                                                |                        |                                                                                                                                |  |  |
| DI20         |        | I/O Pins with ST Buffer:<br>with Analog Functions<br>Digital Only               | 0.8 Vdd<br>0.8 Vdd                                                    | —                  | Vdd<br>5.5                                     | V<br>V                 |                                                                                                                                |  |  |
| DI21         |        | I/O Pins with TTL Buffer:<br>with Analog Functions<br>Digital Only              | 0.25 Vdd + 0.8<br>0.25 Vdd + 0.8                                      | _                  | Vdd<br>5.5                                     | V<br>V                 |                                                                                                                                |  |  |
| DI25         |        | MCLR                                                                            | 0.8 VDD                                                               |                    | Vdd                                            | V                      |                                                                                                                                |  |  |
| DI26         |        | OSCI (XT mode)                                                                  | 0.7 Vdd                                                               |                    | Vdd                                            | V                      |                                                                                                                                |  |  |
| DI27         |        | OSCI (HS mode)                                                                  | 0.7 Vdd                                                               |                    | Vdd                                            | V                      |                                                                                                                                |  |  |
| DI28         |        | I/O Pins with I <sup>2</sup> C Buffer:<br>with Analog Functions<br>Digital Only | 0.7 Vdd<br>0.7 Vdd                                                    | —                  | Vdd<br>5.5                                     | V<br>V                 |                                                                                                                                |  |  |
| DI29         |        | I/O Pins with SMBus Buffer:<br>with Analog Functions<br>Digital Only            | 2.1<br>2.1                                                            | —                  | Vdd<br>5.5                                     | V<br>V                 | $2.5V \leq V\text{PIN} \leq V\text{DD}$                                                                                        |  |  |
| DI30         | ICNPU  | CNxx Pull-up Current                                                            | 150                                                                   | 340                | 550                                            | μA                     | VDD = 3.3V, VPIN = VSS                                                                                                         |  |  |
| DI30A        | ICNPD  | CNxx Pull-Down Current                                                          | 150                                                                   | 310                | 550                                            | μA                     | VDD = 3.3V, VPIN = VDD                                                                                                         |  |  |
|              | lı∟    | Input Leakage Current <sup>(2)</sup>                                            |                                                                       |                    |                                                |                        |                                                                                                                                |  |  |
| DI50         |        | I/O Ports                                                                       | —                                                                     | —                  | ±1                                             | μA                     | $VSS \le VPIN \le VDD$ , pin at high-impedance                                                                                 |  |  |
| DI51         |        | Analog Input Pins                                                               | _                                                                     | —                  | ±1                                             | μA                     | $\label{eq:VSS} \begin{split} &V{\sf SS} \leq V{\sf PIN} \leq V{\sf DD}, \\ & {\sf pin} \text{ at high-impedance} \end{split}$ |  |  |
| DI55         |        | MCLR                                                                            | —                                                                     | —                  | ±1                                             | μA                     | $Vss \leq V \text{PIN} \leq V \text{DD}$                                                                                       |  |  |
| DI56         |        | OSCI/CLKI                                                                       | —                                                                     | —                  | ±1                                             | μA                     | Vss $\leq$ VPIN $\leq$ VDD, EC, XT and HS modes                                                                                |  |  |

### TABLE 33-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** Data in the "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: Negative current is defined as current sourced by the pin.

3: Refer to Table 1-3 for I/O pin buffer types.

| Param<br>No. | Symbol | Characteristic                                              | Min | Тур | Max | Units | Comments                                                   |
|--------------|--------|-------------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------|
| DVB01        | Vbt    | Operating Voltage                                           | 1.6 | —   | 3.6 | V     | Battery connected to the VBAT pin                          |
| DVB10        | VBTADC | VBAT A/D Monitoring<br>Voltage Specification <sup>(1)</sup> | 1.6 | —   | 3.6 | V     | A/D monitoring the VBAT pin using the internal A/D channel |

### TABLE 33-15: VBAT OPERATING VOLTAGE SPECIFICATIONS

**Note 1:** Measuring the A/D value using the A/D is represented by the equation: Measured Voltage = ((VBAT/2)/VDD) \* 4096) for 12-bit A/D

### TABLE 33-16: CTMU CURRENT SOURCE SPECIFICATIONS

| DC CHA       | RACTE | ERISTICS                                                  | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                    |                    |       |                                   |            |  |
|--------------|-------|-----------------------------------------------------------|------------------------------------------------------|--------------------|--------------------|-------|-----------------------------------|------------|--|
| Param<br>No. | Sym   | Characteristic                                            | Min                                                  | Typ <sup>(1)</sup> | Max <sup>(3)</sup> | Units | Comments                          | Conditions |  |
| DCT10        | Ιουτ1 | CTMU Current Source,<br>Base Range                        | 208                                                  | 550                | 797                | nA    | CTMUICON<9:8> = 00                |            |  |
| DCT11        | IOUT2 | CTMU Current Source,<br>10x Range                         | 3.32                                                 | 5.5                | 7.67               | μA    | CTMUICON<9:8> = 01                |            |  |
| DCT12        | Ιουτ3 | CTMU Current Source,<br>100x Range                        | 32.22                                                | 55                 | 77.78              | μA    | CTMUICON<9:8> = 10                |            |  |
| DCT13        | IOUT4 | CTMU Current Source,<br>1000x Range                       | 322                                                  | 550                | 777                | μA    | CTMUICON<9:8> = 11 <sup>(2)</sup> |            |  |
| DCT21        | VΔ    | Temperature Diode<br>Voltage Change per<br>Degree Celsius | —                                                    | -3                 | —                  | mV/°C |                                   |            |  |

**Note 1:** Nominal value at the center point of the current trim range (CTMUICON<15:10> = 000000).

**2:** Do not use this current range with a temperature sensing diode.

3: Maximum values are tested for +85°C.

## TABLE 33-17: USB ON-THE-GO MODULE SPECIFICATIONS

| DC CHARACTERISTICS |            | Standard Operating Conditions: 2.0V to 3.6V (unless otherwise stated Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |                                       |     |       |          |                                                                                                     |
|--------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-------|----------|-----------------------------------------------------------------------------------------------------|
| Param<br>No.       | Symbol     | Characteristic                                                                                                                                   | Min Typ Max                           |     | Units | Comments |                                                                                                     |
| Operati            | ng Voltage | )                                                                                                                                                |                                       |     |       |          |                                                                                                     |
| DUS01              | VUSB3V3    | USB Supply Voltage                                                                                                                               | Greater of:<br>3.0 or<br>(VDD – 0.3V) | 3.3 | 3.6   | V        | USB module enabled                                                                                  |
|                    |            |                                                                                                                                                  | (VDD – 0.3V) <sup>(1)</sup>           |     | 3.6   | V        | USB disabled, D+/D- are<br>unused and externally pulled<br>low or left in a high-impedance<br>state |
|                    |            |                                                                                                                                                  | (VDD – 0.3V)                          | VDD | 3.6   | V        | USB disabled, D+/D- are used as general purpose I/Os                                                |

**Note 1:** The VUSB3V3 pin may also be left in a high-impedance state under these conditions. However, if the voltage floats below (VDD – 0.3V), this may result in higher IPD currents than specified.





## TABLE 33-36: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BIT TIMING REQUIREMENTS (MASTER MODE)

| АС СНА       | RACTER  | ISTICS                       |                           | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |     |       |                                   |  |
|--------------|---------|------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----------------------------------|--|
| Param<br>No. | Symbol  | Charac                       | teristic                  | Min <sup>(1)</sup>                                                                                                                                                                                                                                                                      | Max | Units | Conditions                        |  |
| IM30         | TSU:STA | Start Condition              | 100 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | —   | μs    | Only relevant for                 |  |
|              |         | Setup Time                   | 400 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | _   | μs    | Repeated Start                    |  |
|              |         |                              | 1 MHz mode <sup>(2)</sup> | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           |     | μs    | condition                         |  |
| IM31         | THD:STA | Start Condition<br>Hold Time | 100 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | _   | μs    | After this period, the            |  |
|              |         |                              | 400 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           |     | μS    | first clock pulse is<br>generated |  |
|              |         |                              | 1 MHz mode <sup>(2)</sup> | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | _   | μs    |                                   |  |
| IM33         | Tsu:sto | Stop Condition               | 100 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | _   | μs    |                                   |  |
|              |         | Setup Time                   | 400 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | —   | μS    |                                   |  |
|              |         |                              | 1 MHz mode <sup>(2)</sup> | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | —   | μS    |                                   |  |
| IM34         | THD:STO | Stop Condition               | 100 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | —   | ns    |                                   |  |
|              |         | Hold Time                    | 400 kHz mode              | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | —   | ns    |                                   |  |
|              |         |                              | 1 MHz mode <sup>(2)</sup> | Tcy (BRG + 1)                                                                                                                                                                                                                                                                           | _   | ns    |                                   |  |

**Note 1:** BRG is the value of the I<sup>2</sup>C Baud Rate Generator. Refer to Section 17.2 "Setting Baud Rate When Operating as a Bus Master" for details.

2: Maximum Pin Capacitance = 10 pF for all I<sup>2</sup>C pins (for 1 MHz mode only).

# 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1.0 mm Body [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-076C Sheet 1 of 2