



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                          |
|--------------------------------|--------------------------------------------------------------------------|
| Product Status                 | Active                                                                   |
| Number of LABs/CLBs            | -                                                                        |
| Number of Logic Elements/Cells | -                                                                        |
| Total RAM Bits                 | -                                                                        |
| Number of I/O                  | 77                                                                       |
| Number of Gates                | 30000                                                                    |
| Voltage - Supply               | 1.425V ~ 1.575V                                                          |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                          |
| Package / Case                 | 100-TQFP                                                                 |
| Supplier Device Package        | 100-VQFP (14x14)                                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a3p030-2vqg100 |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 2 – ProASIC3 DC and Switching Characteristics

# **General Specifications**

## **Operating Conditions**

Stresses beyond those listed in Table 2-1 may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute Maximum Ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions specified in Table 2-2 on page 2-2 is not implied.

| Table 2-1 • Absolute Maximum Ratings | Table 2-1 • | Absolute | Maximum | Ratings |
|--------------------------------------|-------------|----------|---------|---------|
|--------------------------------------|-------------|----------|---------|---------|

| Symbol                        | Parameter                           | Limits                                                                                                | Units |
|-------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------|-------|
| VCC                           | DC core supply voltage              | –0.3 to 1.65                                                                                          | V     |
| VJTAG                         | JTAG DC voltage                     | -0.3 to 3.75                                                                                          | V     |
| VPUMP                         | Programming voltage                 | -0.3 to 3.75                                                                                          | V     |
| VCCPLL                        | Analog power supply (PLL)           | –0.3 to 1.65                                                                                          | V     |
| VCCI                          | DC I/O output buffer supply voltage | -0.3 to 3.75                                                                                          | V     |
| VMV                           | DC I/O input buffer supply voltage  | –0.3 to 3.75                                                                                          | V     |
| VI                            | I/O input voltage                   | –0.3 V to 3.6 V                                                                                       | V     |
|                               |                                     | (when I/O hot insertion mode is enabled)                                                              |       |
|                               |                                     | -0.3 V to (VCCI + 1 V) or 3.6 V, whichever voltage is lower (when I/O hot-insertion mode is disabled) |       |
| T <sub>STG</sub> <sup>2</sup> | Storage temperature                 | -65 to +150                                                                                           | °C    |
| T <sub>J</sub> <sup>2</sup>   | Junction temperature                | +125                                                                                                  | °C    |

Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 2-4 on page 2-3.

2. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" section on page 3-1 for further information.

3. For flash programming and retention maximum limits, refer to Table 2-3 on page 2-3, and for recommended operating limits, refer to Table 2-2 on page 2-2.



The absolute maximum junction temperature is 100°C. EQ 1 shows a sample calculation of the absolute maximum power dissipation allowed for a 484-pin FBGA package at commercial temperature and in still air.

Maximum Power Allowed = 
$$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja}(°C/W)} = \frac{100°C - 70°C}{20.5°C/W} = 1.463 \text{ W}$$

EQ 1

### Table 2-5 • Package Thermal Resistivities

|                                   |                       |           |                        |           | $\theta_{ja}$ |            |       |
|-----------------------------------|-----------------------|-----------|------------------------|-----------|---------------|------------|-------|
| Package Type                      | Device                | Pin Count | $\theta_{\textbf{jc}}$ | Still Air | 200 ft/min    | 500 ft/min | Units |
| Quad Flat No Lead                 | A3P030                | 132       | 0.4                    | 21.4      | 16.8          | 15.3       | °C/W  |
|                                   | A3P060                | 132       | 0.3                    | 21.2      | 16.6          | 15.0       | °C/W  |
|                                   | A3P125                | 132       | 0.2                    | 21.1      | 16.5          | 14.9       | °C/W  |
|                                   | A3P250                | 132       | 0.1                    | 21.0      | 16.4          | 14.8       | °C/W  |
| Very Thin Quad Flat Pack (VQFP)   | All devices           | 100       | 10.0                   | 35.3      | 29.4          | 27.1       | °C/W  |
| Thin Quad Flat Pack (TQFP)        | All devices           | 144       | 11.0                   | 33.5      | 28.0          | 25.7       | °C/W  |
| Plastic Quad Flat Pack (PQFP)     | All devices           | 208       | 8.0                    | 26.1      | 22.5          | 20.8       | °C/W  |
| Fine Pitch Ball Grid Array (FBGA) | See note <sup>*</sup> | 144       | 3.8                    | 26.9      | 22.9          | 21.5       | °C/W  |
|                                   | See note <sup>*</sup> | 256       | 3.8                    | 26.6      | 22.8          | 21.5       | °C/W  |
|                                   | See note <sup>*</sup> | 484       | 3.2                    | 20.5      | 17.0          | 15.9       | °C/W  |
|                                   | A3P1000               | 144       | 6.3                    | 31.6      | 26.2          | 24.2       | °C/W  |
|                                   | A3P1000               | 256       | 6.6                    | 28.1      | 24.4          | 22.7       | °C/W  |
|                                   | A3P1000               | 484       | 8.0                    | 23.3      | 19.0          | 16.7       | °C/W  |

Note: \*This information applies to all ProASIC3 devices except the A3P1000. Detailed device/package thermal information will be available in future revisions of the datasheet.

## Temperature and Voltage Derating Factors

Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays<br/>(normalized to  $T_J = 70^{\circ}$ C, VCC = 1.425 V)

| Array Voltage VCC |       | Junction Temperature (°C) |      |      |      |       |  |  |  |  |  |  |
|-------------------|-------|---------------------------|------|------|------|-------|--|--|--|--|--|--|
| (V)               | –40°C | 0°C                       | 25°C | 70°C | 85°C | 100°C |  |  |  |  |  |  |
| 1.425             | 0.88  | 0.93                      | 0.95 | 1.00 | 1.02 | 1.04  |  |  |  |  |  |  |
| 1.500             | 0.83  | 0.88                      | 0.90 | 0.95 | 0.96 | 0.98  |  |  |  |  |  |  |
| 1.575             | 0.80  | 0.84                      | 0.87 | 0.91 | 0.93 | 0.94  |  |  |  |  |  |  |



### Table 2-13 • Summary of I/O Output Buffer Power (Per Pin) – Default I/O Software Settings <sup>1</sup> Applicable to Standard I/O Banks

|                                      | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power<br>PDC3 (mW) <sup>2</sup> | Dynamic Power<br>PAC10 (µW/MHz) <sup>3</sup> |
|--------------------------------------|------------------------|----------|----------------------------------------|----------------------------------------------|
| Single-Ended                         |                        |          |                                        |                                              |
| 3.3 V LVTTL / 3.3 V LVCMOS           | 35                     | 3.3      | -                                      | 431.08                                       |
| 3.3 V LVCMOS Wide Range <sup>4</sup> | 35                     | 3.3      | -                                      | 431.08                                       |
| 2.5 V LVCMOS                         | 35                     | 2.5      | -                                      | 247.36                                       |
| 1.8 V LVCMOS                         | 35                     | 1.8      | -                                      | 128.46                                       |
| 1.5 V LVCMOS (JESD8-11)              | 35                     | 1.5      | -                                      | 89.46                                        |

Notes:

1. Dynamic power consumption is given for standard load and software default drive strength and output slew.

2. P<sub>DC3</sub> is the static power (where applicable) measured on VCCI.

3. P<sub>AC10</sub> is the total dynamic power measured on VCC and VCCI.

4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification.

# **Power Consumption of Various Internal Resources**

Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices

|           |                                                                |         | Device | Specif             | ic Dyna<br>(µW/M |                     | ontribu | tions  |        |  |  |
|-----------|----------------------------------------------------------------|---------|--------|--------------------|------------------|---------------------|---------|--------|--------|--|--|
| Parameter | Definition                                                     | A3P1000 | A3P600 | A3P400             | A3P250           | A3P125              | A3P060  | A3P030 | A3P015 |  |  |
| PAC1      | Clock contribution of a Global Rib                             | 14.50   | 12.80  | 12.80              | 11.00            | 11.00               | 9.30    | 9.30   | 9.30   |  |  |
| PAC2      | Clock contribution of a Global Spine                           | 2.48    | 1.85   | 1.35               | 1.58             | 0.81                | 0.81    | 0.41   | 0.41   |  |  |
| PAC3      | Clock contribution of a VersaTile row                          |         | •      |                    | 0.8              | 1                   |         |        |        |  |  |
| PAC4      | Clock contribution of a VersaTile used as a sequential module  |         |        |                    | 0.1              | 2                   |         |        |        |  |  |
| PAC5      | First contribution of a VersaTile used as a sequential module  |         |        |                    | 0.0              | 7                   |         |        |        |  |  |
| PAC6      | Second contribution of a VersaTile used as a sequential module |         |        |                    | 0.2              | 9                   |         |        |        |  |  |
| PAC7      | Contribution of a VersaTile used as a<br>combinatorial Module  |         |        |                    | 0.2              | 9                   |         |        |        |  |  |
| PAC8      | Average contribution of a routing net                          |         |        |                    | 0.7              | 0                   |         |        |        |  |  |
| PAC9      | Contribution of an I/O input pin (standard dependent)          |         | See    | Table 2<br>Table   |                  | age 2-7<br>1 page 2 |         | gh     |        |  |  |
| PAC10     | Contribution of an I/O output pin (standard dependent)         |         | See    | Table 2<br>Table 2 |                  | page 2-<br>page 2   |         | gh     |        |  |  |
| PAC11     | Average contribution of a RAM block during a read operation    |         |        |                    | 25.0             | 00                  |         | rough  |        |  |  |
| PAC12     | Average contribution of a RAM block during a write operation   |         |        |                    | 30.0             | 00                  |         |        |        |  |  |
| PAC13     | Dynamic contribution for PLL                                   |         |        |                    | 2.6              | 0                   |         |        |        |  |  |

*Note:* \*For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi Power spreadsheet calculator or SmartPower tool in Libero SoC software.





Figure 2-6 • Tristate Output Buffer Timing Model and Delays (Example)



## Table 2-24 • Summary of I/O Timing Characteristics—Software Default Settings

#### -2 Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst Case VCC = 1.425 V, Worst-Case VCCI (per standard) 1

| - | - | _ | - | _ | - | - |    | _ | - | - | _ | - | ۰ |   | _ | - | _ | <br>- |
|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|-------|
| A | 1 | d | V | а | n | С | əd | l | 0 | В | а | n | ŀ | ( | 5 |   |   |       |

| I/O Standard                            | Drive Strength       | Equiv. Software Default<br>Drive Strength Option <sup>1</sup> | Slew Rate | Capacitive Load (pF) | External Resistor ( $\Omega$ ) | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | t <sub>ZHS</sub> (ns) | Units |
|-----------------------------------------|----------------------|---------------------------------------------------------------|-----------|----------------------|--------------------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-----------------------|-------|
| 3.3 V LVTTL /<br>3.3 V LVCMOS           | 12 mA                | 12 mA                                                         | High      | 35                   | -                              | 0.45                   | 2.64                 | 0.03                  | 0.76                 | 0.32                   | 2.69                 | 2.11                 | 2.40                 | 2.68                 | 4.36                  | 3.78                  | ns    |
| 3.3 V LVCMOS<br>Wide Range <sup>2</sup> | 100 µA               | 12 mA                                                         | High      | 35                   | -                              | 0.45                   | 4.08                 | 0.03                  | 0.76                 | 0.32                   | 4.08                 | 3.20                 | 3.71                 | 4.14                 | 6.61                  | 5.74                  | ns    |
| 2.5 V LVCMOS                            | 12 mA                | 12 mA                                                         | High      | 35                   | Ι                              | 0.45                   | 2.66                 | 0.03                  | 0.98                 | 0.32                   | 2.71                 | 2.56                 | 2.47                 | 2.57                 | 4.38                  | 4.23                  | ns    |
| 1.8 V LVCMOS                            | 12 mA                | 12 mA                                                         | High      | 35                   | Ι                              | 0.45                   | 2.64                 | 0.03                  | 0.91                 | 0.32                   | 2.69                 | 2.27                 | 2.76                 | 3.05                 | 4.36                  | 3.94                  | ns    |
| 1.5 V LVCMOS                            | 12 mA                | 12 mA                                                         | High      | 35                   | Ι                              | 0.45                   | 3.05                 | 0.03                  | 1.07                 | 0.32                   | 3.10                 | 2.67                 | 2.95                 | 3.14                 | 4.77                  | 4.34                  | ns    |
| 3.3 V PCI                               | Per<br>PCI<br>spec   | -                                                             | High      | 10                   | 25 <sup>4</sup>                | 0.45                   | 2.00                 | 0.03                  | 0.65                 | 0.32                   | 2.04                 | 1.46                 | 2.40                 | 2.68                 | 3.71                  | 3.13                  | ns    |
| 3.3 V PCI-X                             | Per<br>PCI-X<br>spec | -                                                             | High      | 10                   | 25 <sup>4</sup>                | 0.45                   | 2.00                 | 0.03                  | 0.62                 | 0.32                   | 2.04                 | 1.46                 | 2.40                 | 2.68                 | 3.71                  | 3.13                  | ns    |
| LVDS                                    | 24 mA                | _                                                             | High      | -                    | -                              | 0.45                   | 1.37                 | 0.03                  | 1.20                 | -                      | _                    | _                    | _                    | -                    | -                     | -                     | ns    |
| LVPECL                                  | 24 mA                | -                                                             | High      | -                    | -                              | 0.45                   | 1.34                 | 0.03                  | 1.05                 | -                      | -                    | -                    | -                    | _                    | -                     | -                     | ns    |

Notes:

1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 µA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

4. Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-11 on page 2-64 for connectivity. This resistor is not required during normal operation.

| Table 2-39 • Min                                                                                                                      | able 2-39 • Minimum and Maximum DC Input and Output Levels |          |          |          |          |          |    |    |                        |                        |                 |                 |  |
|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------|----------|----------|----------|----------|----|----|------------------------|------------------------|-----------------|-----------------|--|
| Applicable to Standard I/O Banks<br>3.3 V LVTTL /<br>3.3 V LVCMOS VIL VIH VOL VOH IOL IOH IOSL IOSH IIL <sup>1</sup> IIH <sup>2</sup> |                                                            |          |          |          |          |          |    |    |                        |                        |                 |                 |  |
| Drive Strength                                                                                                                        | Min<br>V                                                   | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup> |  |
| 2 mA                                                                                                                                  | -0.3                                                       | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 2  | 2  | 25                     | 27                     | 10              | 10              |  |
| 4 mA                                                                                                                                  | -0.3                                                       | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 4  | 4  | 25                     | 27                     | 10              | 10              |  |
| 6 mA                                                                                                                                  | -0.3                                                       | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 6  | 6  | 51                     | 54                     | 10              | 10              |  |
| 8 mA                                                                                                                                  | -0.3                                                       | 0.8      | 2        | 3.6      | 0.4      | 2.4      | 8  | 8  | 51                     | 54                     | 10              | 10              |  |

Vlicrose

Power Matters.

# T

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.

2. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges

3. Currents are measured at 100°C junction temperature and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.



## Figure 2-7 • AC Loading

#### Table 2-40 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 3.3            | 1.4                  | 35                     |

Note: \*Measuring point = Vtrip. See Table 2-22 on page 2-22 for a complete table of trip points.



## 2.5 V LVCMOS

Low-Voltage CMOS for 2.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 2.5 V applications.

| 2.5 V LVCMOS   | VIL       |           | VIH       |           | VOL       | VOH       | IOL | IOH | IOSL                    | IOSH                    | IIL1            | IIH <sup>2</sup> |
|----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|-----|-------------------------|-------------------------|-----------------|------------------|
| Drive Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA  | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup>  |
| 2 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 2   | 2   | 18                      | 16                      | 10              | 10               |
| 4 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 4   | 4   | 18                      | 16                      | 10              | 10               |
| 6 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 6   | 6   | 37                      | 32                      | 10              | 10               |
| 8 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 8   | 8   | 37                      | 32                      | 10              | 10               |
| 12 mA          | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 12  | 12  | 74                      | 65                      | 10              | 10               |
| 16 mA          | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 16  | 16  | 87                      | 83                      | 10              | 10               |
| 24 mA          | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 24  | 24  | 124                     | 169                     | 10              | 10               |

#### Table 2-56 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.

# Table 2-57 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O Banks

| 2.5 V LVCMOS   | v         | IL        | v         | IH        | VOL       | VOH       | IOL | IOH | IOSL                    | IOSH                    | IIL <sup>1</sup> | IIH <sup>2</sup> |
|----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|-----|-------------------------|-------------------------|------------------|------------------|
| Drive Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA  | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup>  | μA <sup>4</sup>  |
| 2 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 2   | 2   | 18                      | 16                      | 10               | 10               |
| 4 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 4   | 4   | 18                      | 16                      | 10               | 10               |
| 6 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 6   | 6   | 37                      | 32                      | 10               | 10               |
| 8 mA           | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 8   | 8   | 37                      | 32                      | 10               | 10               |
| 12 mA          | -0.3      | 0.7       | 1.7       | 2.7       | 0.7       | 1.7       | 12  | 12  | 74                      | 65                      | 10               | 10               |

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.



### Table 2-64 • 2.5 V LVCMOS High Slew

| commercial-Case Conditions: T <sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 | V |
|----------------------------------------------------------------------------------------------------|---|
| applicable to Standard I/O Banks                                                                   |   |

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA              | Std.           | 0.66              | 8.20            | 0.04             | 1.29            | 0.43              | 7.24            | 8.20            | 2.03            | 1.91            | ns    |
|                   | –1             | 0.56              | 6.98            | 0.04             | 1.10            | 0.36              | 6.16            | 6.98            | 1.73            | 1.62            | ns    |
|                   | -2             | 0.49              | 6.13            | 0.03             | 0.96            | 0.32              | 5.41            | 6.13            | 1.52            | 1.43            | ns    |
| 4 mA              | Std.           | 0.66              | 8.20            | 0.04             | 1.29            | 0.43              | 7.24            | 8.20            | 2.03            | 1.91            | ns    |
|                   | –1             | 0.56              | 6.98            | 0.04             | 1.10            | 0.36              | 6.16            | 6.98            | 1.73            | 1.62            | ns    |
|                   | -2             | 0.49              | 6.13            | 0.03             | 0.96            | 0.32              | 5.41            | 6.13            | 1.52            | 1.43            | ns    |
| 6 mA              | Std.           | 0.66              | 4.77            | 0.04             | 1.29            | 0.43              | 4.55            | 4.77            | 2.38            | 2.55            | ns    |
|                   | -1             | 0.56              | 4.05            | 0.04             | 1.10            | 0.36              | 3.87            | 4.05            | 2.03            | 2.17            | ns    |
|                   | -2             | 0.49              | 3.56            | 0.03             | 0.96            | 0.32              | 3.40            | 3.56            | 1.78            | 1.91            | ns    |
| 8 mA              | Std.           | 0.66              | 4.77            | 0.04             | 1.29            | 0.43              | 4.55            | 4.77            | 2.38            | 2.55            | ns    |
|                   | -1             | 0.56              | 4.05            | 0.04             | 1.10            | 0.36              | 3.87            | 4.05            | 2.03            | 2.17            | ns    |
|                   | -2             | 0.49              | 3.56            | 0.03             | 0.96            | 0.32              | 3.40            | 3.56            | 1.78            | 1.91            | ns    |

#### Notes:

1. Software default selection highlighted in gray.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-65 • 2.5 V LVCMOS Low Slew

Commercial-Case Conditions:  $T_J$  = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA              | Std.           | 0.66              | 11.00           | 0.04             | 1.29            | 0.43              | 10.37           | 11.00           | 2.03            | 1.83            | ns    |
|                   | -1             | 0.56              | 9.35            | 0.04             | 1.10            | 0.36              | 8.83            | 9.35            | 1.73            | 1.56            | ns    |
|                   | -2             | 0.49              | 8.21            | 0.03             | 0.96            | 0.32              | 7.75            | 8.21            | 1.52            | 1.37            | ns    |
| 4 mA              | Std.           | 0.66              | 11.00           | 0.04             | 1.29            | 0.43              | 10.37           | 11.00           | 2.03            | 1.83            | ns    |
|                   | -1             | 0.56              | 9.35            | 0.04             | 1.10            | 0.36              | 8.83            | 9.35            | 1.73            | 1.56            | ns    |
|                   | -2             | 0.49              | 8.21            | 0.03             | 0.96            | 0.32              | 7.75            | 8.21            | 1.52            | 1.37            | ns    |
| 6 mA              | Std.           | 0.66              | 7.50            | 0.04             | 1.29            | 0.43              | 7.36            | 7.50            | 2.39            | 2.46            | ns    |
|                   | -1             | 0.56              | 6.38            | 0.04             | 1.10            | 0.36              | 6.26            | 6.38            | 2.03            | 2.10            | ns    |
|                   | -2             | 0.49              | 5.60            | 0.03             | 0.96            | 0.32              | 5.49            | 5.60            | 1.78            | 1.84            | ns    |
| 8 mA              | Std.           | 0.66              | 7.50            | 0.04             | 1.29            | 0.43              | 7.36            | 7.50            | 2.39            | 2.46            | ns    |
|                   | -1             | 0.56              | 6.38            | 0.04             | 1.10            | 0.36              | 6.26            | 6.38            | 2.03            | 2.10            | ns    |
|                   | -2             | 0.49              | 5.60            | 0.03             | 0.96            | 0.32              | 5.49            | 5.60            | 1.78            | 1.84            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



# **I/O Register Specifications**





Figure 2-15 • Timing Model of Registered I/O Buffers with Synchronous Enable and Asynchronous Preset

# **Timing Characteristics**

| Combinatorial Cell | Equation                  | Parameter       | -2   | -1   | Std. | Units |
|--------------------|---------------------------|-----------------|------|------|------|-------|
| INV                | Y = !A                    | t <sub>PD</sub> | 0.40 | 0.46 | 0.54 | ns    |
| AND2               | $Y = A \cdot B$           | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns    |
| NAND2              | Y = !(A · B)              | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns    |
| OR2                | Y = A + B                 | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns    |
| NOR2               | Y = !(A + B)              | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns    |
| XOR2               | Y = A ⊕ B                 | t <sub>PD</sub> | 0.74 | 0.84 | 0.99 | ns    |
| MAJ3               | Y = MAJ(A, B, C)          | t <sub>PD</sub> | 0.70 | 0.79 | 0.93 | ns    |
| XOR3               | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 0.87 | 1.00 | 1.17 | ns    |
| MUX2               | Y = A !S + B S            | t <sub>PD</sub> | 0.51 | 0.58 | 0.68 | ns    |
| AND3               | $Y = A \cdot B \cdot C$   | t <sub>PD</sub> | 0.56 | 0.64 | 0.75 | ns    |

## Table 2-105 • Combinatorial Cell Propagation Delays

Commercial-Case Conditions: T<sub>1</sub> = 70°C, Worst-Case VCC = 1.425 V

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## VersaTile Specifications as a Sequential Module

The ProASIC3 library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *Fusion, IGLOO/e, and ProASIC3/E Macro Library Guide*.



Figure 2-26 • Sample of Sequential Cells





## Figure 2-27 • Timing Model and Waveforms

### **Timing Characteristics**

## Table 2-106 • Register Delays

## Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter           | Description                                                   | -2   | -1   | Std. | Units |
|---------------------|---------------------------------------------------------------|------|------|------|-------|
| t <sub>CLKQ</sub>   | Clock-to-Q of the Core Register                               | 0.55 | 0.63 | 0.74 | ns    |
| t <sub>SUD</sub>    | Data Setup Time for the Core Register                         | 0.43 | 0.49 | 0.57 | ns    |
| t <sub>HD</sub>     | Data Hold Time for the Core Register                          | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>SUE</sub>    | Enable Setup Time for the Core Register                       | 0.45 | 0.52 | 0.61 | ns    |
| t <sub>HE</sub>     | Enable Hold Time for the Core Register                        | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>CLR2Q</sub>  | Asynchronous Clear-to-Q of the Core Register                  | 0.40 | 0.45 | 0.53 | ns    |
| t <sub>PRE2Q</sub>  | Asynchronous Preset-to-Q of the Core Register                 | 0.40 | 0.45 | 0.53 | ns    |
| t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register         | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register        | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register        | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register       | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>WCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Core Register  | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>WPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.22 | 0.25 | 0.30 | ns    |
| t <sub>CKMPWH</sub> | Clock Minimum Pulse Width High for the Core Register          | 0.32 | 0.37 | 0.43 | ns    |
| t <sub>CKMPWL</sub> | Clock Minimum Pulse Width Low for the Core Register           | 0.36 | 0.41 | 0.48 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# **Global Resource Characteristics**

## A3P250 Clock Tree Topology

Clock delays are device-specific. Figure 2-28 is an example of a global tree used for clock routing. The global tree presented in Figure 2-28 is driven by a CCC located on the west side of the A3P250 device. It is used to drive all D-flip-flops in the device.



Figure 2-28 • Example of Global Tree Use in an A3P250 Device for Clock Routing

## **Global Tree Timing Characteristics**

Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-90. Table 2-108 to Table 2-114 on page 2-89 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading.



## Timing Characteristics

## Table 2-107 • A3P015 Global Resource

### Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                | -                 | -1                | S                 |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.66              | 0.81              | 0.75              | 0.92              | 0.88              | 1.08              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.67              | 0.84              | 0.76              | 0.96              | 0.89              | 1.13              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.18              |                   | 0.21              |                   | 0.25              | ns    |

#### Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage-supply levels, refer to Table 2-6 on page 2-6 for derating values.

### Table 2-108 • A3P030 Global Resource

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                | -                 | -1                | S                 | td.               |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.67              | 0.81              | 0.76              | 0.92              | 0.89              | 1.09              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.68              | 0.85              | 0.77              | 0.97              | 0.91              | 1.14              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.18              |                   | 0.21              |                   | 0.24              | ns    |

#### Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# Table 2-113 • A3P600 Global ResourceCommercial-Case Conditions: TJ = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                | -1                |                   | S                 | td.               |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.87              | 1.09              | 0.99              | 1.24              | 1.17              | 1.46              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.86              | 1.11              | 0.98              | 1.27              | 1.15              | 1.49              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.34              | ns    |

Microse

Power Matters.

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## Table 2-114 • A3P1000 Global Resource

```
Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V
```

|                      |                                           | -                 | -2                | -1                |                   | S                 |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.94              | 1.16              | 1.07              | 1.32              | 1.26              | 1.55              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.93              | 1.19              | 1.06              | 1.35              | 1.24              | 1.59              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.35              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.





Figure 2-40 • FIFO EMPTY Flag and AEMPTY Flag Assertion



Package Pin Assignments

|            | FG256           |            | FG256           |            | FG256           |
|------------|-----------------|------------|-----------------|------------|-----------------|
| Pin Number | A3P600 Function | Pin Number | A3P600 Function | Pin Number | A3P600 Function |
| G13        | GCC1/IO69PPB1   | K1         | GFC2/IO159PDB3  | M5         | VMV3            |
| G14        | IO65NPB1        | K2         | IO161NPB3       | M6         | VCCIB2          |
| G15        | IO75PDB1        | K3         | IO156PPB3       | M7         | VCCIB2          |
| G16        | IO75NDB1        | K4         | IO129RSB2       | M8         | IO117RSB2       |
| H1         | GFB0/IO163NPB3  | K5         | VCCIB3          | M9         | IO110RSB2       |
| H2         | GFA0/IO162NDB3  | K6         | VCC             | M10        | VCCIB2          |
| H3         | GFB1/IO163PPB3  | K7         | GND             | M11        | VCCIB2          |
| H4         | VCOMPLF         | K8         | GND             | M12        | VMV2            |
| H5         | GFC0/IO164NPB3  | K9         | GND             | M13        | IO94RSB2        |
| H6         | VCC             | K10        | GND             | M14        | GDB1/IO87PPB1   |
| H7         | GND             | K11        | VCC             | M15        | GDC1/IO86PDB1   |
| H8         | GND             | K12        | VCCIB1          | M16        | IO84NDB1        |
| H9         | GND             | K13        | IO73NPB1        | N1         | IO150NDB3       |
| H10        | GND             | K14        | IO80NPB1        | N2         | IO147PPB3       |
| H11        | VCC             | K15        | IO74NPB1        | N3         | GEC1/IO146PPB3  |
| H12        | GCC0/IO69NPB1   | K16        | IO72NDB1        | N4         | IO140RSB2       |
| H13        | GCB1/IO70PPB1   | L1         | IO159NDB3       | N5         | GNDQ            |
| H14        | GCA0/IO71NPB1   | L2         | IO156NPB3       | N6         | GEA2/IO143RSB2  |
| H15        | IO67NPB1        | L3         | IO151PPB3       | N7         | IO126RSB2       |
| H16        | GCB0/IO70NPB1   | L4         | IO158PSB3       | N8         | IO120RSB2       |
| J1         | GFA2/IO161PPB3  | L5         | VCCIB3          | N9         | IO108RSB2       |
| J2         | GFA1/IO162PDB3  | L6         | GND             | N10        | IO103RSB2       |
| J3         | VCCPLF          | L7         | VCC             | N11        | IO99RSB2        |
| J4         | IO160NDB3       | L8         | VCC             | N12        | GNDQ            |
| J5         | GFB2/IO160PDB3  | L9         | VCC             | N13        | IO92RSB2        |
| J6         | VCC             | L10        | VCC             | N14        | VJTAG           |
| J7         | GND             | L11        | GND             | N15        | GDC0/IO86NDB1   |
| J8         | GND             | L12        | VCCIB1          | N16        | GDA1/IO88PDB1   |
| J9         | GND             | L13        | GDB0/IO87NPB1   | P1         | GEB1/IO145PDB3  |
| J10        | GND             | L14        | IO85NDB1        | P2         | GEB0/IO145NDB3  |
| J11        | VCC             | L15        | IO85PDB1        | P3         | VMV2            |
| J12        | GCB2/IO73PPB1   | L16        | IO84PDB1        | P4         | IO138RSB2       |
| J13        | GCA1/IO71PPB1   | M1         | IO150PDB3       | P5         | IO136RSB2       |
| J14        | GCC2/IO74PPB1   | M2         | IO151NPB3       | P6         | IO131RSB2       |
| J15        | IO80PPB1        | M3         | IO147NPB3       | P7         | IO124RSB2       |
| J16        | GCA2/IO72PDB1   | M4         | GEC0/IO146NPB3  | P8         | IO119RSB2       |

# FG484 – Bottom View



## Note

For more information on package drawings, see PD3068: Package Mechanical Drawings.



Datasheet Information

| Revision                                                                 | Changes                                                                                                                                                                                                                                                                                                  | Page       |
|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| <b>Revision 5 (Aug 2008)</b><br>DC and Switching<br>Characteristics v1.3 | TJ, Maximum Junction Temperature, was changed to 100° from 110° in the "Thermal Characteristics" section and EQ 1. The calculated result of Maximum Power Allowed has thus changed to 1.463 W from 1.951 W.                                                                                              | 2-6        |
|                                                                          | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics.                                                                                                                                                                                                         | 2-7        |
|                                                                          | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. $P_{AC14}$ was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new.                           | 2-11, 2-12 |
|                                                                          | The "PLL Contribution—PPLL" section was updated to change the P <sub>PLL</sub> formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ .                                                                                                                                    | 2-14       |
|                                                                          | Both fall and rise values were included for $t_{\mbox{DDRISUD}}$ and $t_{\mbox{DDRIHD}}$ in Table 2-102 $\bullet$ Input DDR Propagation Delays.                                                                                                                                                          | 2-78       |
|                                                                          | Table 2-107 • A3P015 Global Resource is new.                                                                                                                                                                                                                                                             | 2-86       |
|                                                                          | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification.                                                                                                                                                         | 2-90       |
| <b>Revision 4 (Jun 2008)</b><br>DC and Switching<br>Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed.                                                                                                                                                                        | 2-2        |
|                                                                          | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3        |
|                                                                          | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power.                                                                                                                                                                     | 2-7        |
|                                                                          | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X.                                                                                                                                                                                                  | 2-27       |
|                                                                          | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated.                                                                                                                                                                                                                            | 2-66       |
| Revision 3 (Jun 2008)<br>Packaging v1.3                                  | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram.                                                                                                                                                                                                  | 4-3        |
|                                                                          | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new.                                                                                                                                              | 4-6        |
| Revision 2 (Feb 2008)<br>Product Brief v1.0                              | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview.                                | N/A        |
|                                                                          | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated:                                                                                                                           | N/A        |
|                                                                          | "Features and Benefits"                                                                                                                                                                                                                                                                                  |            |
|                                                                          | "ProASIC3 Ordering Information"                                                                                                                                                                                                                                                                          |            |
|                                                                          | "Temperature Grade Offerings"                                                                                                                                                                                                                                                                            |            |
|                                                                          | "ProASIC3 Flash Family FPGAs"                                                                                                                                                                                                                                                                            |            |
|                                                                          | "A3P015 and A3P030" note                                                                                                                                                                                                                                                                                 |            |
|                                                                          | Introduction and Overview (NA)                                                                                                                                                                                                                                                                           |            |

| Revision                     | Changes                                                   | Page      |
|------------------------------|-----------------------------------------------------------|-----------|
| Advance v0.2,<br>(continued) | Table 2-43 was updated.                                   | 2-64      |
|                              | Table 2-18 was updated.                                   | 2-45      |
|                              | Pin descriptions in the "JTAG Pins" section were updated. | 2-51      |
|                              | The "User I/O Naming Convention" section was updated.     | 2-48      |
|                              | Table 3-7 was updated.                                    | 3-6       |
|                              | The "Methodology" section was updated.                    | 3-10      |
|                              | Table 3-40 and Table 3-39 were updated.                   | 3-33,3-32 |
|                              | The A3P250 "100-Pin VQFP*" pin table was updated.         | 4-14      |
|                              | The A3P250 "208-Pin PQFP*" pin table was updated.         | 4-23      |
|                              | The A3P1000 "208-Pin PQFP*" pin table was updated.        | 4-29      |
|                              | The A3P250 "144-Pin FBGA*" pin table was updated.         | 4-36      |
|                              | The A3P1000 "144-Pin FBGA*" pin table was updated.        | 4-32      |
|                              | The A3P250 "256-Pin FBGA*" pin table was updated.         | 4-45      |
|                              | The A3P1000 "256-Pin FBGA*" pin table was updated.        | 4-54      |
|                              | The A3P1000 "484-Pin FBGA*" pin table was updated.        | 4-68      |