# E·XFL



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                         |
|--------------------------------|-------------------------------------------------------------------------|
| Product Status                 | Obsolete                                                                |
| Number of LABs/CLBs            | -                                                                       |
| Number of Logic Elements/Cells | -                                                                       |
| Total RAM Bits                 | 36864                                                                   |
| Number of I/O                  | 133                                                                     |
| Number of Gates                | 125000                                                                  |
| Voltage - Supply               | 1.425V ~ 1.575V                                                         |
| Mounting Type                  | Surface Mount                                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                         |
| Package / Case                 | 208-BFQFP                                                               |
| Supplier Device Package        | 208-PQFP (28x28)                                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a3p125-2pq208 |
|                                |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Power Consumption of Various Internal Resources**

Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices

|           |                                                                |                                                                | Device | Specif | ic Dyna<br>(µW/M |        | ontribu | tions  |        |
|-----------|----------------------------------------------------------------|----------------------------------------------------------------|--------|--------|------------------|--------|---------|--------|--------|
| Parameter | Definition                                                     | A3P1000                                                        | A3P600 | A3P400 | A3P250           | A3P125 | A3P060  | A3P030 | A3P015 |
| PAC1      | Clock contribution of a Global Rib                             | 14.50                                                          | 12.80  | 12.80  | 11.00            | 11.00  | 9.30    | 9.30   | 9.30   |
| PAC2      | Clock contribution of a Global Spine                           | 2.48                                                           | 1.85   | 1.35   | 1.58             | 0.81   | 0.81    | 0.41   | 0.41   |
| PAC3      | Clock contribution of a VersaTile row                          |                                                                | •      |        | 0.8              | 1      |         |        |        |
| PAC4      | Clock contribution of a VersaTile used as a sequential module  |                                                                |        |        | 0.1              | 2      |         |        |        |
| PAC5      | First contribution of a VersaTile used as a sequential module  | 0.07                                                           |        |        |                  |        |         |        |        |
| PAC6      | Second contribution of a VersaTile used as a sequential module | 0.29                                                           |        |        |                  |        |         |        |        |
| PAC7      | Contribution of a VersaTile used as a<br>combinatorial Module  | 0.29                                                           |        |        |                  |        |         |        |        |
| PAC8      | Average contribution of a routing net                          | 0.70                                                           |        |        |                  |        |         |        |        |
| PAC9      | Contribution of an I/O input pin (standard dependent)          | See Table 2-8 on page 2-7 through<br>Table 2-10 on page 2-8.   |        |        |                  |        |         |        |        |
| PAC10     | Contribution of an I/O output pin (standard dependent)         | See Table 2-11 on page 2-9 through<br>Table 2-13 on page 2-10. |        |        |                  |        |         |        |        |
| PAC11     | Average contribution of a RAM block during a read operation    | 25.00                                                          |        |        |                  |        |         |        |        |
| PAC12     | Average contribution of a RAM block during a write operation   | 30.00                                                          |        |        |                  |        |         |        |        |
| PAC13     | Dynamic contribution for PLL                                   | 2.60                                                           |        |        |                  |        |         |        |        |

*Note:* \*For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi Power spreadsheet calculator or SmartPower tool in Libero SoC software.



|           | Definition                                                       | Device Specific Static Power (mW)                            |        |        |         |                   |         |        |        |  |
|-----------|------------------------------------------------------------------|--------------------------------------------------------------|--------|--------|---------|-------------------|---------|--------|--------|--|
| Parameter |                                                                  |                                                              | A3P600 | A3P400 | A3P250  | A3P125            | A3P060  | A3P030 | A3P015 |  |
| PDC1      | Array static power in Active mode                                |                                                              | 5      | See Ta | ble 2-7 | 7 on pa           | ige 2-7 | 7.     |        |  |
| PDC2      | I/O input pin static power (standard-dependent)                  | See Table 2-8 on page 2-7 through<br>Table 2-10 on page 2-8. |        |        |         |                   |         |        |        |  |
| PDC3      | I/O output pin static power (standard-dependent)                 |                                                              | See    |        |         | n page<br>on page |         | •      |        |  |
| PDC4      | Static PLL contribution                                          | 2.55 mW                                                      |        |        |         |                   |         |        |        |  |
| PDC5      | Bank quiescent power (VCCI-dependent) See Table 2-7 on page 2-7. |                                                              |        |        |         |                   |         |        |        |  |

#### Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices

*Note:* \*For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi Power spreadsheet calculator or SmartPower tool in Libero SoC software.

# **Power Calculation Methodology**

This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in Libero SoC software.

The power calculation methodology described below uses the following variables:

- The number of PLLs as well as the number and the frequency of each output clock generated
- · The number of combinatorial and sequential cells used in the design
- · The internal clock frequencies
- The number and the standard of I/O pins used in the design
- · The number of RAM blocks used in the design
- Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-16 on page 2-14.
- Enable rates of output buffers—guidelines are provided for typical applications in Table 2-17 on page 2-14.
- Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-17 on page 2-14. The calculation should be repeated for each clock domain defined in the design.

#### Methodology

#### Total Power Consumption—PTOTAL

 $P_{TOTAL} = P_{STAT} + P_{DYN}$ 

P<sub>STAT</sub> is the total static power consumption.

P<sub>DYN</sub> is the total dynamic power consumption.

#### Total Static Power Consumption—P<sub>STAT</sub>

 $P_{STAT} = P_{DC1} + N_{INPUTS} + P_{DC2} + N_{OUTPUTS} + P_{DC3}$ 

N<sub>INPUTS</sub> is the number of I/O input buffers used in the design.

N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design.

#### Total Dynamic Power Consumption—P<sub>DYN</sub>

P<sub>DYN</sub> = P<sub>CLOCK</sub> + P<sub>S-CELL</sub> + P<sub>C-CELL</sub> + P<sub>NET</sub> + P<sub>INPUTS</sub> + P<sub>OUTPUTS</sub> + P<sub>MEMORY</sub> + P<sub>PLL</sub>

#### Global Clock Contribution—P<sub>CLOCK</sub>

 $P_{CLOCK} = (P_{AC1} + N_{SPINE}*P_{AC2} + N_{ROW}*P_{AC3} + N_{S-CELL}*P_{AC4})*F_{CLK}$ 

N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3 FPGA Fabric User's Guide*.

N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3 FPGA Fabric User's Guide*.



# **User I/O Characteristics**

# **Timing Model**









Figure 2-5 • Output Buffer Model and Delays (Example)



# **Overview of I/O Performance**

# Summary of I/O DC Input and Output Levels – Default I/O Software Settings

#### Table 2-18 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings Applicable to Advanced I/O Banks

|                                            |                   | Equiv.                                                          |      |          | VIL         | VIH         |          | VOL         | VOH         |                        |                        |
|--------------------------------------------|-------------------|-----------------------------------------------------------------|------|----------|-------------|-------------|----------|-------------|-------------|------------------------|------------------------|
| I/O Standard                               | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> |      | Min<br>V | Max<br>V    | Min<br>V    | Max<br>V | Max<br>V    | Min<br>V    | IOL <sup>1</sup><br>mA | IOH <sup>1</sup><br>mA |
| 3.3 V LVTTL /<br>3.3 V<br>LVCMOS           | 12 mA             | 12 mA                                                           | High | -0.3     | 0.8         | 2           | 3.6      | 0.4         | 2.4         | 12                     | 12                     |
| 3.3 V<br>LVCMOS<br>Wide Range <sup>3</sup> | 100 µA            | 12 mA                                                           | High | -0.3     | 0.8         | 2           | 3.6      | 0.2         | VCCI – 0.2  | 0.1                    | 0.1                    |
| 2.5 V<br>LVCMOS                            | 12 mA             | 12 mA                                                           | High | -0.3     | 0.7         | 1.7         | 2.7      | 0.7         | 1.7         | 12                     | 12                     |
| 1.8 V<br>LVCMOS                            | 12 mA             | 12 mA                                                           | High | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.9      | 0.45        | VCCI – 0.45 | 12                     | 12                     |
| 1.5 V<br>LVCMOS                            | 12 mA             | 12 mA                                                           | High | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.6      | 0.25 * VCCI | 0.75 * VCCI | 12                     | 12                     |
| 3.3 V PCI                                  |                   | Per PCI specifications                                          |      |          |             |             |          |             |             |                        |                        |
| 3.3 V PCI-X                                |                   | Per PCI-X specifications                                        |      |          |             |             |          |             |             |                        |                        |

Notes:

1. Currents are measured at 85°C junction temperature.

2. 3.3 V LVCMOS wide range is applicable to 100 μA drive strength only. The configuration will NOT operate at the equivalent software default drive strength. These values are for Normal Ranges ONLY.

3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.



| Table 2-49 • | Minimum and Maximum DC Input and Output Levels |
|--------------|------------------------------------------------|
|              | Applicable to Standard I/O Banks               |

| 3.3 V<br>LVCMOS<br>Wide Range | Equiv.<br>Software<br>Default            |          | ΊL       | v        | ΊH       | VOL      | VOH       | IOL | юн  | IOSL                   | IOSH                   | IIL <sup>2</sup> | IIH <sup>3</sup> |
|-------------------------------|------------------------------------------|----------|----------|----------|----------|----------|-----------|-----|-----|------------------------|------------------------|------------------|------------------|
| Drive<br>Strength             | Drive<br>Strength<br>Option <sup>1</sup> | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V  | μA  | μA  | Max<br>mA <sup>4</sup> | Max<br>mA <sup>4</sup> | μA <sup>5</sup>  | μA <sup>5</sup>  |
| 100 µA                        | 2 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 25                     | 27                     | 10               | 10               |
| 100 µA                        | 4 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 25                     | 27                     | 10               | 10               |
| 100 µA                        | 6 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 51                     | 54                     | 10               | 10               |
| 100 µA                        | 8 mA                                     | -0.3     | 0.8      | 2        | 3.6      | 0.2      | VDD – 0.2 | 100 | 100 | 51                     | 54                     | 10               | 10               |

Notes:

1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is  $\pm 100 \ \mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges

4. Currents are measured at 85°C junction temperature.

5. All LVMCOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification.

6. Software default selection highlighted in gray.



#### **Timing Characteristics**

#### Table 2-50 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew

Commercial-Case Conditions:  $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks

| Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zHS</sub> | Units |
|-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 100 µA            | 4 mA                                                                      | Std.           | 0.60              | 11.84           | 0.04             | 1.02            | 0.43              | 11.84           | 10.00           | 4.10            | 4.04            | 15.23            | 13.40            | ns    |
|                   |                                                                           | -1             | 0.51              | 10.07           | 0.04             | 0.86            | 0.36              | 10.07           | 8.51            | 3.48            | 3.44            | 12.96            | 11.40            | ns    |
|                   |                                                                           | -2             | 0.45              | 8.84            | 0.03             | 0.76            | 0.32              | 8.84            | 7.47            | 3.06            | 3.02            | 11.38            | 10.00            | ns    |
| 100 µA            | 6 mA                                                                      | Std.           | 0.60              | 7.59            | 0.04             | 1.02            | 0.43              | 7.59            | 6.18            | 4.62            | 4.95            | 10.98            | 9.57             | ns    |
|                   |                                                                           | -1             | 0.51              | 6.45            | 0.04             | 0.86            | 0.36              | 6.45            | 5.25            | 3.93            | 4.21            | 9.34             | 8.14             | ns    |
|                   |                                                                           | -2             | 0.45              | 5.67            | 0.03             | 0.76            | 0.32              | 5.67            | 4.61            | 3.45            | 3.70            | 8.20             | 7.15             | ns    |
| 100 µA            | 8 mA                                                                      | Std.           | 0.60              | 7.59            | 0.04             | 1.02            | 0.43              | 7.59            | 6.18            | 4.62            | 4.95            | 10.98            | 9.57             | ns    |
|                   |                                                                           | -1             | 0.51              | 6.45            | 0.04             | 0.86            | 0.36              | 6.45            | 5.25            | 3.93            | 4.21            | 9.34             | 8.14             | ns    |
|                   |                                                                           | -2             | 0.45              | 5.67            | 0.03             | 0.76            | 0.32              | 5.67            | 4.61            | 3.45            | 3.70            | 8.20             | 7.15             | ns    |
| 100 µA            | 12 mA                                                                     | Std.           | 0.60              | 5.46            | 0.04             | 1.02            | 0.43              | 5.46            | 4.29            | 4.97            | 5.54            | 8.86             | 7.68             | ns    |
|                   |                                                                           | -1             | 0.51              | 4.65            | 0.04             | 0.86            | 0.36              | 4.65            | 3.65            | 4.22            | 4.71            | 7.53             | 6.54             | ns    |
|                   |                                                                           | -2             | 0.45              | 4.08            | 0.03             | 0.76            | 0.32              | 4.08            | 3.20            | 3.71            | 4.14            | 6.61             | 5.74             | ns    |
| 100 µA            | 16 mA                                                                     | Std.           | 0.60              | 5.15            | 0.04             | 1.02            | 0.43              | 5.15            | 3.89            | 5.04            | 5.69            | 8.55             | 7.29             | ns    |
|                   |                                                                           | -1             | 0.51              | 4.38            | 0.04             | 0.86            | 0.36              | 4.38            | 3.31            | 4.29            | 4.84            | 7.27             | 6.20             | ns    |
|                   |                                                                           | -2             | 0.45              | 3.85            | 0.03             | 0.76            | 0.32              | 3.85            | 2.91            | 3.77            | 4.25            | 6.38             | 5.44             | ns    |
| 100 µA            | 24 mA                                                                     | Std.           | 0.60              | 4.75            | 0.04             | 1.02            | 0.43              | 4.75            | 3.22            | 5.14            | 6.28            | 8.15             | 6.61             | ns    |
|                   |                                                                           | -1             | 0.51              | 4.04            | 0.04             | 0.86            | 0.36              | 4.04            | 2.74            | 4.37            | 5.34            | 6.93             | 5.62             | ns    |
|                   |                                                                           | -2             | 0.45              | 3.55            | 0.03             | 0.76            | 0.32              | 3.55            | 2.40            | 3.84            | 4.69            | 6.09             | 4.94             | ns    |

Notes:

1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. Software default selection highlighted in gray.



#### Table 2-81 • 1.5 V LVCMOS Low Slew

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V Applicable to Advanced I/O Banks

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA              | Std.           | 0.66              | 12.78           | 0.04             | 1.44            | 0.43              | 12.81           | 12.78           | 3.40            | 2.64            | 15.05            | 15.02            | ns    |
|                   | -1             | 0.56              | 10.87           | 0.04             | 1.22            | 0.36              | 10.90           | 10.87           | 2.89            | 2.25            | 12.80            | 12.78            | ns    |
|                   | -2             | 0.49              | 9.55            | 0.03             | 1.07            | 0.32              | 9.57            | 9.55            | 2.54            | 1.97            | 11.24            | 11.22            | ns    |
| 4 mA              | Std.           | 0.66              | 10.01           | 0.04             | 1.44            | 0.43              | 10.19           | 9.55            | 3.75            | 3.27            | 12.43            | 11.78            | ns    |
|                   | -1             | 0.56              | 8.51            | 0.04             | 1.22            | 0.36              | 8.67            | 8.12            | 3.19            | 2.78            | 10.57            | 10.02            | ns    |
|                   | -2             | 0.49              | 7.47            | 0.03             | 1.07            | 0.32              | 7.61            | 7.13            | 2.80            | 2.44            | 9.28             | 8.80             | ns    |
| 6 mA              | Std.           | 0.66              | 9.33            | 0.04             | 1.44            | 0.43              | 9.51            | 8.89            | 3.83            | 3.43            | 11.74            | 11.13            | ns    |
|                   | -1             | 0.56              | 7.94            | 0.04             | 1.22            | 0.36              | 8.09            | 7.56            | 3.26            | 2.92            | 9.99             | 9.47             | ns    |
|                   | -2             | 0.49              | 6.97            | 0.03             | 1.07            | 0.32              | 7.10            | 6.64            | 2.86            | 2.56            | 8.77             | 8.31             | ns    |
| 8 mA              | Std.           | 0.66              | 8.91            | 0.04             | 1.44            | 0.43              | 9.07            | 8.89            | 3.95            | 4.05            | 11.31            | 11.13            | ns    |
|                   | -1             | 0.56              | 7.58            | 0.04             | 1.22            | 0.36              | 7.72            | 7.57            | 3.36            | 3.44            | 9.62             | 9.47             | ns    |
|                   | -2             | 0.49              | 6.65            | 0.03             | 1.07            | 0.32              | 6.78            | 6.64            | 2.95            | 3.02            | 8.45             | 8.31             | ns    |
| 12 mA             | Std.           | 0.66              | 8.91            | 0.04             | 1.44            | 0.43              | 9.07            | 8.89            | 3.95            | 4.05            | 11.31            | 11.13            | ns    |
|                   | -1             | 0.56              | 7.58            | 0.04             | 1.22            | 0.36              | 7.72            | 7.57            | 3.36            | 3.44            | 9.62             | 9.47             | ns    |
|                   | -2             | 0.49              | 6.65            | 0.03             | 1.07            | 0.32              | 6.78            | 6.64            | 2.95            | 3.02            | 8.45             | 8.31             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-82 • 1.5 V LVCMOS High Slew

| Commercial-Case Conditions: T   | J = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V |
|---------------------------------|-------------------------------------------------------------|
| Applicable to Standard Plus I/O | Banks                                                       |

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA              | Std.           | 0.66              | 7.83            | 0.04             | 1.42            | 0.43              | 6.42            | 7.83            | 2.71            | 2.55            | 8.65             | 10.07            | ns    |
|                   | -1             | 0.56              | 6.66            | 0.04             | 1.21            | 0.36              | 5.46            | 6.66            | 2.31            | 2.17            | 7.36             | 8.56             | ns    |
|                   | -2             | 0.49              | 5.85            | 0.03             | 1.06            | 0.32              | 4.79            | 5.85            | 2.02            | 1.90            | 6.46             | 7.52             | ns    |
| 4 mA              | Std.           | 0.66              | 4.84            | 0.04             | 1.42            | 0.43              | 4.49            | 4.84            | 3.03            | 3.13            | 6.72             | 7.08             | ns    |
|                   | -1             | 0.56              | 4.12            | 0.04             | 1.21            | 0.36              | 3.82            | 4.12            | 2.58            | 2.66            | 5.72             | 6.02             | ns    |
|                   | -2             | 0.49              | 3.61            | 0.03             | 1.06            | 0.32              | 3.35            | 3.61            | 2.26            | 2.34            | 5.02             | 5.28             | ns    |

Notes:

1. Software default selection highlighted in gray.



#### Table 2-93 • Minimum and Maximum DC Input and Output Levels

| DC Parameter | Description                    | Min.        | Max. | Min.  | Max. | Min.  | Max. | Units |
|--------------|--------------------------------|-------------|------|-------|------|-------|------|-------|
| VCCI         | Supply Voltage                 | Voltage 3.0 |      | 3     | .3   | 3     | V    |       |
| VOL          | Output Low Voltage             | 0.96        | 1.27 | 1.06  | 1.43 | 1.30  | 1.57 | V     |
| VOH          | Output High Voltage            | 1.8         | 2.11 | 1.92  | 2.28 | 2.13  | 2.41 | V     |
| VIL, VIH     | Input Low, Input High Voltages | 0           | 3.6  | 0     | 3.6  | 0     | 3.6  | V     |
| VODIFF       | Differential Output Voltage    | 0.625       | 0.97 | 0.625 | 0.97 | 0.625 | 0.97 | V     |
| VOCM         | Output Common-Mode Voltage     | 1.762       | 1.98 | 1.762 | 1.98 | 1.762 | 1.98 | V     |
| VICM         | Input Common-Mode Voltage      | 1.01        | 2.57 | 1.01  | 2.57 | 1.01  | 2.57 | V     |
| VIDIFF       | Input Differential Voltage     | 300         |      | 300   |      | 300   |      | mV    |

#### Table 2-94 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) |
|---------------|----------------|----------------------|
| 1.64          | 1.94           | Cross point          |

*Note:* \**Measuring point* =  $V_{trip.}$  See Table 2-22 on page 2-22 for a complete table of trip points.

#### **Timing Characteristics**

Table 2-95 • LVPECL

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V

| Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units |
|-------------|-------------------|-----------------|------------------|-----------------|-------|
| Std.        | 0.66              | 1.80            | 0.04             | 1.40            | ns    |
| -1          | 0.56              | 1.53            | 0.04             | 1.19            | ns    |
| -2          | 0.49              | 1.34            | 0.03             | 1.05            | ns    |



# **Output DDR Module**



# Figure 2-22 • Output DDR Timing Model

#### Table 2-103 • Parameter Definitions

| Parameter Name          | Parameter Definition      | Measuring Nodes (from, to) |
|-------------------------|---------------------------|----------------------------|
| t <sub>DDROCLKQ</sub>   | Clock-to-Out              | B, E                       |
| t <sub>DDROCLR2Q</sub>  | Asynchronous Clear-to-Out | C, E                       |
| t <sub>DDROREMCLR</sub> | Clear Removal             | С, В                       |
| t <sub>DDRORECCLR</sub> | Clear Recovery            | С, В                       |
| t <sub>DDROSUD1</sub>   | Data Setup Data_F         | А, В                       |
| t <sub>DDROSUD2</sub>   | Data Setup Data_R         | D, B                       |
| t <sub>DDROHD1</sub>    | Data Hold Data_F          | А, В                       |
| t <sub>DDROHD2</sub>    | Data Hold Data_R          | D, B                       |

#### Table 2-109 • A3P060 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                |                   | -1                |                   | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.71              | 0.93              | 0.81              | 1.05              | 0.95              | 1.24              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.70              | 0.96              | 0.80              | 1.09              | 0.94              | 1.28              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.34              | ns    |

Microse

Power Matters.

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-110 • A3P125 Global Resource

```
Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V
```

|                      |                                           | -                 | -2                |                   | -1                |                   | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.77              | 0.99              | 0.87              | 1.12              | 1.03              | 1.32              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.76              | 1.02              | 0.87              | 1.16              | 1.02              | 1.37              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.34              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).



| Parameter             | Description                                                                                                        | -2   | -1   | Std. | Units |
|-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                 | 0.25 | 0.28 | 0.33 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                  | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                | 0.13 | 0.15 | 0.17 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                 | 0.10 | 0.11 | 0.13 | ns    |
| t <sub>DS</sub>       | Input data (WD) setup time                                                                                         | 0.18 | 0.21 | 0.25 | ns    |
| t <sub>DH</sub>       | Input data (WD) hold time                                                                                          | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on RD (output retained)                                                               | 2.16 | 2.46 | 2.89 | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on RD (pipelined)                                                                     | 0.90 | 1.02 | 1.20 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.50 | 0.43 | 0.38 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—Applicable to Opening Edge | 0.59 | 0.50 | 0.44 | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on RD (flow-through)                                                                     | 0.92 | 1.05 | 1.23 | ns    |
|                       | RESET Low to data out Low on RD (pipelined)                                                                        | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                      | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                     | 1.50 | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                          | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                   | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                  | 310  | 272  | 231  | MHz   |

#### Table 2-117 • RAM512X18

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

Notes:

1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs.





AFULL





#### Table 2-120 • A3P250 FIFO 512×8

## Worst Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

| Parameter            | Description                                       | -2   | -1   | Std. | Units |
|----------------------|---------------------------------------------------|------|------|------|-------|
| t <sub>ENS</sub>     | REN, WEN Setup Time                               | 3.75 | 4.27 | 5.02 | ns    |
| t <sub>ENH</sub>     | REN, WEN Hold Time                                | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>BKS</sub>     | BLK Setup Time                                    | 0.19 | 0.22 | 0.26 | ns    |
| t <sub>BKH</sub>     | BLK Hold Time                                     | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>DS</sub>      | Input Data (WD) Setup Time                        | 0.18 | 0.21 | 0.25 | ns    |
| t <sub>DH</sub>      | Input Data (WD) Hold Time                         | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>    | Clock High to New Data Valid on RD (flow-through) | 2.17 | 2.47 | 2.90 | ns    |
| t <sub>CKQ2</sub>    | Clock High to New Data Valid on RD (pipelined)    | 0.94 | 1.07 | 1.26 | ns    |
| t <sub>RCKEF</sub>   | RCLK High to Empty Flag Valid                     | 1.72 | 1.96 | 2.30 | ns    |
| t <sub>WCKFF</sub>   | WCLK High to Full Flag Valid                      | 1.63 | 1.86 | 2.18 | ns    |
| t <sub>CKAF</sub>    | Clock High to Almost Empty/Full Flag Valid        | 6.19 | 7.05 | 8.29 | ns    |
| t <sub>RSTFG</sub>   | RESET Low to Empty/Full Flag Valid                | 1.69 | 1.93 | 2.27 | ns    |
| t <sub>RSTAF</sub>   | RESET Low to Almost Empty/Full Flag Valid         | 6.13 | 6.98 | 8.20 | ns    |
| t <sub>RSTBQ</sub>   | RESET Low to Data Out Low on RD (flow-through)    | 0.92 | 1.05 | 1.23 | ns    |
|                      | RESET Low to Data Out Low on RD (pipelined)       | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub> | RESET Removal                                     | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub> | RESET Recovery                                    | 1.50 | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width                         | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>     | Clock Cycle Time                                  | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>     | Maximum Frequency for FIFO                        | 310  | 272  | 231  | MHz   |



| Table 2-123 • A3P250 FIFO 4k×1 (continued)                     |         |
|----------------------------------------------------------------|---------|
| Worst Commercial-Case Conditions: T <sub>1</sub> = 70°C, VCC = | 1.425 V |

| Parameter            | Description                                    |      | -1   | Std. | Units |
|----------------------|------------------------------------------------|------|------|------|-------|
| t <sub>RSTAF</sub>   | RESET Low to Almost Empty/Full Flag Valid      |      | 6.98 | 8.20 | ns    |
| t <sub>RSTBQ</sub>   | RESET Low to Data Out Low on DO (pass-through) |      | 1.05 | 1.23 | ns    |
|                      | RESET Low to Data Out Low on DO (pipelined)    | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub> | RESET Removal                                  | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub> | RESET Recovery                                 |      | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width                      | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>     | Clock Cycle Time                               | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>     | Maximum Frequency                              | 310  | 272  | 231  | MHz   |

# **Embedded FlashROM Characteristics**



Figure 2-44 • Timing Diagram

# **Timing Characteristics**

#### Table 2-124 • Embedded FlashROM Access Time

| Parameter         | Description             | -2    | -1    | Std.  | Units |
|-------------------|-------------------------|-------|-------|-------|-------|
| t <sub>SU</sub>   | Address Setup Time      | 0.53  | 0.61  | 0.71  | ns    |
| t <sub>HOLD</sub> | Address Hold Time       | 0.00  | 0.00  | 0.00  | ns    |
| t <sub>CK2Q</sub> | Clock to Out            | 21.42 | 24.40 | 28.68 | ns    |
| F <sub>MAX</sub>  | Maximum Clock Frequency | 15    | 15    | 15    | MHz   |

# 🌜 Microsemi.

Package Pin Assignments

|            | PQ208            |            | PQ208            |            | PQ208            |
|------------|------------------|------------|------------------|------------|------------------|
| Pin Number | A3P1000 Function | Pin Number | A3P1000 Function | Pin Number | A3P1000 Function |
| 109        | TRST             | 145        | IO84PDB1         | 181        | IO33RSB0         |
| 110        | VJTAG            | 146        | IO82NDB1         | 182        | IO31RSB0         |
| 111        | GDA0/IO113NDB1   | 147        | IO82PDB1         | 183        | IO29RSB0         |
| 112        | GDA1/IO113PDB1   | 148        | IO80NDB1         | 184        | IO27RSB0         |
| 113        | GDB0/IO112NDB1   | 149        | GBC2/IO80PDB1    | 185        | IO25RSB0         |
| 114        | GDB1/IO112PDB1   | 150        | IO79NDB1         | 186        | VCCIB0           |
| 115        | GDC0/IO111NDB1   | 151        | GBB2/IO79PDB1    | 187        | VCC              |
| 116        | GDC1/IO111PDB1   | 152        | IO78NDB1         | 188        | IO22RSB0         |
| 117        | IO109NDB1        | 153        | GBA2/IO78PDB1    | 189        | IO20RSB0         |
| 118        | IO109PDB1        | 154        | VMV1             | 190        | IO18RSB0         |
| 119        | IO106NDB1        | 155        | GNDQ             | 191        | IO16RSB0         |
| 120        | IO106PDB1        | 156        | GND              | 192        | IO15RSB0         |
| 121        | IO104PSB1        | 157        | VMV0             | 193        | IO14RSB0         |
| 122        | GND              | 158        | GBA1/IO77RSB0    | 194        | IO13RSB0         |
| 123        | VCCIB1           | 159        | GBA0/IO76RSB0    | 195        | GND              |
| 124        | IO99NDB1         | 160        | GBB1/IO75RSB0    | 196        | IO12RSB0         |
| 125        | IO99PDB1         | 161        | GBB0/IO74RSB0    | 197        | IO11RSB0         |
| 126        | NC               | 162        | GND              | 198        | IO10RSB0         |
| 127        | IO96NDB1         | 163        | GBC1/IO73RSB0    | 199        | IO09RSB0         |
| 128        | GCC2/IO96PDB1    | 164        | GBC0/IO72RSB0    | 200        | VCCIB0           |
| 129        | GCB2/IO95PSB1    | 165        | IO70RSB0         | 201        | GAC1/IO05RSB0    |
| 130        | GND              | 166        | IO67RSB0         | 202        | GAC0/IO04RSB0    |
| 131        | GCA2/IO94PSB1    | 167        | IO63RSB0         | 203        | GAB1/IO03RSB0    |
| 132        | GCA1/IO93PDB1    | 168        | IO60RSB0         | 204        | GAB0/IO02RSB0    |
| 133        | GCA0/IO93NDB1    | 169        | IO57RSB0         | 205        | GAA1/IO01RSB0    |
| 134        | GCB0/IO92NDB1    | 170        | VCCIB0           | 206        | GAA0/IO00RSB0    |
| 135        | GCB1/IO92PDB1    | 171        | VCC              | 207        | GNDQ             |
| 136        | GCC0/IO91NDB1    | 172        | IO54RSB0         | 208        | VMV0             |
| 137        | GCC1/IO91PDB1    | 173        | IO51RSB0         |            |                  |
| 138        | IO88NDB1         | 174        | IO48RSB0         |            |                  |
| 139        | IO88PDB1         | 175        | IO45RSB0         |            |                  |
| 140        | VCCIB1           | 176        | IO42RSB0         |            |                  |
| 141        | GND              | 177        | IO40RSB0         |            |                  |
| 142        | VCC              | 178        | GND              |            |                  |
| 143        | IO86PSB1         | 179        | IO38RSB0         |            |                  |
| 144        | IO84NDB1         | 180        | IO35RSB0         |            |                  |

# 🌜 Microsemi.

Package Pin Assignments

|            | FG144           |            | FG144           |            | FG144           |
|------------|-----------------|------------|-----------------|------------|-----------------|
| Pin Number | A3P600 Function | Pin Number | A3P600 Function | Pin Number | A3P600 Function |
| A1         | GNDQ            | D1         | IO169PDB3       | G1         | GFA1/IO162PPB3  |
| A2         | VMV0            | D2         | IO169NDB3       | G2         | GND             |
| A3         | GAB0/IO02RSB0   | D3         | IO172NDB3       | G3         | VCCPLF          |
| A4         | GAB1/IO03RSB0   | D4         | GAA2/IO174PPB3  | G4         | GFA0/IO162NPB3  |
| A5         | IO10RSB0        | D5         | GAC0/IO04RSB0   | G5         | GND             |
| A6         | GND             | D6         | GAC1/IO05RSB0   | G6         | GND             |
| A7         | IO34RSB0        | D7         | GBC0/IO54RSB0   | G7         | GND             |
| A8         | VCC             | D8         | GBC1/IO55RSB0   | G8         | GDC1/IO86PPB1   |
| A9         | IO50RSB0        | D9         | GBB2/IO61PDB1   | G9         | IO74NDB1        |
| A10        | GBA0/IO58RSB0   | D10        | IO61NDB1        | G10        | GCC2/IO74PDB1   |
| A11        | GBA1/IO59RSB0   | D11        | IO62NPB1        | G11        | IO73NDB1        |
| A12        | GNDQ            | D12        | GCB1/IO70PPB1   | G12        | GCB2/IO73PDB1   |
| B1         | GAB2/IO173PDB3  | E1         | VCC             | H1         | VCC             |
| B2         | GND             | E2         | GFC0/IO164NDB3  | H2         | GFB2/IO160PDB3  |
| B3         | GAA0/IO00RSB0   | E3         | GFC1/IO164PDB3  | H3         | GFC2/IO159PSB3  |
| B4         | GAA1/IO01RSB0   | E4         | VCCIB3          | H4         | GEC1/IO146PDB3  |
| B5         | IO13RSB0        | E5         | IO174NPB3       | H5         | VCC             |
| B6         | IO19RSB0        | E6         | VCCIB0          | H6         | IO80PDB1        |
| B7         | IO31RSB0        | E7         | VCCIB0          | H7         | IO80NDB1        |
| B8         | IO39RSB0        | E8         | GCC1/IO69PDB1   | H8         | GDB2/IO90RSB2   |
| B9         | GBB0/IO56RSB0   | E9         | VCCIB1          | H9         | GDC0/IO86NPB1   |
| B10        | GBB1/IO57RSB0   | E10        | VCC             | H10        | VCCIB1          |
| B11        | GND             | E11        | GCA0/IO71NDB1   | H11        | IO84PSB1        |
| B12        | VMV1            | E12        | IO72NDB1        | H12        | VCC             |
| C1         | IO173NDB3       | F1         | GFB0/IO163NPB3  | J1         | GEB1/IO145PDB3  |
| C2         | GFA2/IO161PPB3  | F2         | VCOMPLF         | J2         | IO160NDB3       |
| C3         | GAC2/IO172PDB3  | F3         | GFB1/IO163PPB3  | J3         | VCCIB3          |
| C4         | VCC             | F4         | IO161NPB3       | J4         | GEC0/IO146NDB3  |
| C5         | IO16RSB0        | F5         | GND             | J5         | IO129RSB2       |
| C6         | IO25RSB0        | F6         | GND             | J6         | IO131RSB2       |
| C7         | IO28RSB0        | F7         | GND             | J7         | VCC             |
| C8         | IO42RSB0        | F8         | GCC0/IO69NDB1   | J8         | TCK             |
| C9         | IO45RSB0        | F9         | GCB0/IO70NPB1   | J9         | GDA2/IO89RSB2   |
| C10        | GBA2/IO60PDB1   | F10        | GND             | J10        | TDO             |
| C11        | IO60NDB1        | F11        | GCA1/IO71PDB1   | J11        | GDA1/IO88PDB1   |
| C12        | GBC2/IO62PPB1   | F12        | GCA2/IO72PDB1   | J12        | GDB1/IO87PDB1   |



Package Pin Assignments

| FG256      |                  |  |  |  |  |
|------------|------------------|--|--|--|--|
| Pin Number | A3P1000 Function |  |  |  |  |
| R5         | IO168RSB2        |  |  |  |  |
| R6         | IO163RSB2        |  |  |  |  |
| R7         | IO157RSB2        |  |  |  |  |
| R8         | IO149RSB2        |  |  |  |  |
| R9         | IO143RSB2        |  |  |  |  |
| R10        | IO138RSB2        |  |  |  |  |
| R11        | IO131RSB2        |  |  |  |  |
| R12        | IO125RSB2        |  |  |  |  |
| R13        | GDB2/IO115RSB2   |  |  |  |  |
| R14        | TDI              |  |  |  |  |
| R15        | GNDQ             |  |  |  |  |
| R16        | TDO              |  |  |  |  |
| T1         | GND              |  |  |  |  |
| T2         | IO183RSB2        |  |  |  |  |
| Т3         | GEB2/IO186RSB2   |  |  |  |  |
| T4         | IO172RSB2        |  |  |  |  |
| T5         | IO170RSB2        |  |  |  |  |
| T6         | IO164RSB2        |  |  |  |  |
| T7         | IO158RSB2        |  |  |  |  |
| Т8         | IO153RSB2        |  |  |  |  |
| Т9         | IO142RSB2        |  |  |  |  |
| T10        | IO135RSB2        |  |  |  |  |
| T11        | IO130RSB2        |  |  |  |  |
| T12        | GDC2/IO116RSB2   |  |  |  |  |
| T13        | IO120RSB2        |  |  |  |  |
| T14        | GDA2/IO114RSB2   |  |  |  |  |
| T15        | TMS              |  |  |  |  |
| T16        | GND              |  |  |  |  |



Datasheet Information

| Revision                                                          | Changes                                                                                                                                                                                                                                                                                                  | Page       |
|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Revision 5 (Aug 2008)<br>DC and Switching<br>Characteristics v1.3 | TJ, Maximum Junction Temperature, was changed to 100° from 110° in the "Thermal Characteristics" section and EQ 1. The calculated result of Maximum Power Allowed has thus changed to 1.463 W from 1.951 W.                                                                                              | 2-6        |
|                                                                   | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics.                                                                                                                                                                                                         | 2-7        |
|                                                                   | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. $P_{AC14}$ was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new.                           | 2-11, 2-12 |
|                                                                   | The "PLL Contribution—PPLL" section was updated to change the P <sub>PLL</sub> formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ .                                                                                                                                    | 2-14       |
|                                                                   | Both fall and rise values were included for $t_{\mbox{DDRISUD}}$ and $t_{\mbox{DDRIHD}}$ in Table 2-102 $\bullet$ Input DDR Propagation Delays.                                                                                                                                                          | 2-78       |
|                                                                   | Table 2-107 • A3P015 Global Resource is new.                                                                                                                                                                                                                                                             | 2-86       |
|                                                                   | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification.                                                                                                                                                         | 2-90       |
| Revision 4 (Jun 2008)<br>DC and Switching<br>Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed.                                                                                                                                                                        | 2-2        |
|                                                                   | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3        |
|                                                                   | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power.                                                                                                                                                                     | 2-7        |
|                                                                   | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X.                                                                                                                                                                                                  | 2-27       |
|                                                                   | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated.                                                                                                                                                                                                                            | 2-66       |
| <b>Revision 3 (Jun 2008)</b><br>Packaging v1.3                    | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram.                                                                                                                                                                                                  | 4-3        |
|                                                                   | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new.                                                                                                                                              | 4-6        |
| Revision 2 (Feb 2008)<br>Product Brief v1.0                       | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview.                                | N/A        |
|                                                                   | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated:                                                                                                                           | N/A        |
|                                                                   | "Features and Benefits"                                                                                                                                                                                                                                                                                  |            |
|                                                                   | "ProASIC3 Ordering Information"                                                                                                                                                                                                                                                                          |            |
|                                                                   | "Temperature Grade Offerings"                                                                                                                                                                                                                                                                            |            |
|                                                                   | "ProASIC3 Flash Family FPGAs"                                                                                                                                                                                                                                                                            |            |
|                                                                   | "A3P015 and A3P030" note                                                                                                                                                                                                                                                                                 |            |
|                                                                   | Introduction and Overview (NA)                                                                                                                                                                                                                                                                           |            |

| Revision                                                          | Changes                                                                                                                                                                                                                                  | Page                   |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Revision 2 (cont'd)                                               | The "ProASIC3 FPGAs Package Sizes Dimensions" table is new.                                                                                                                                                                              | Ш                      |
|                                                                   | In the "ProASIC3 Ordering Information", the QN package measurements were updated to include both 0.4 mm and 0.5 mm.                                                                                                                      | IV                     |
|                                                                   | In the General Description section the number of I/Os was updated from 288 to 300.                                                                                                                                                       | 1-1                    |
| Packaging v1.2                                                    | The "QN68 – Bottom View" section is new.                                                                                                                                                                                                 | 4-3                    |
| Revision 1 (Feb 2008)<br>DC and Switching<br>Characteristics v1.1 | In Table 2-2 • Recommended Operating Conditions 1, $T_J$ was listed in the symbol column and was incorrect. It was corrected and changed to $T_A$ .                                                                                      | 2-2                    |
|                                                                   | In Table 2-3 • Flash Programming Limits – Retention, Storage and Operating Temperature, Maximum Operating Junction Temperature was changed from 110°C to 100°C for both commercial and industrial grades.                                | 2-3                    |
|                                                                   | The "PLL Behavior at Brownout Condition" section is new.                                                                                                                                                                                 | 2-4                    |
|                                                                   | In the "PLL Contribution—PPLL" section, the following was deleted:<br>FCLKIN is the input clock frequency.                                                                                                                               | 2-14                   |
|                                                                   | In Table 2-21 • Summary of Maximum and Minimum DC Input Levels, the note was incorrect. It previously said $T_J$ and it was corrected and changed to $T_A$ .                                                                             | 2-21                   |
|                                                                   | In Table 2-115 • ProASIC3 CCC/PLL Specification, the SCLK parameter and note 1 are new.                                                                                                                                                  | 2-90                   |
|                                                                   | Table 2-125 • JTAG 1532 was populated with the parameter data, which was not in the previous version of the document.                                                                                                                    | 2-108                  |
| Packaging v1.1                                                    | In the "VQ100" A3P030 pin table, the function of pin 63 was incorrect and changed from IO39RSB0 to GDB0/IO38RSB0.                                                                                                                        | 4-19                   |
| Revision 0 (Jan 2008)                                             | This document was previously in datasheet v2.2. As a result of moving to the handbook format, Actel has restarted the version numbers.                                                                                                   | N/A                    |
| v2.2<br>(July 2007)                                               | The M7 and M1 device part numbers have been updated in Table 1 • ProASIC3 Product Family, "I/Os Per Package", "Automotive ProASIC3 Ordering Information", "Temperature Grade Offerings", and "Speed Grade and Temperature Grade Matrix". | i, ii, iii,<br>iii, iv |
|                                                                   | The words "ambient temperature" were added to the temperature range in the "Automotive ProASIC3 Ordering Information", "Temperature Grade Offerings", and "Speed Grade and Temperature Grade Matrix" sections.                           | iii, iv                |
|                                                                   | The T <sub>J</sub> parameter in Table 3-2 $\cdot$ Recommended Operating Conditions was changed to T <sub>A</sub> , ambient temperature, and table notes 4–6 were added.                                                                  | 3-2                    |
| v2.1<br>(May 2007)                                                | In the "Clock Conditioning Circuit (CCC) and PLL" section, the Wide Input Frequency Range (1.5 MHz to 200 MHz) was changed to (1.5 MHz to 350 MHz).                                                                                      | i                      |
|                                                                   | The "Clock Conditioning Circuit (CCC) and PLL" section was updated.                                                                                                                                                                      | i                      |
|                                                                   | In the "I/Os Per Package" section, the A3P030, A3P060, A3P125, ACP250, and A3P600 device I/Os were updated.                                                                                                                              | ii                     |
|                                                                   | Table 3-5 • Package Thermal Resistivities was updated with A3P1000information. The note below the table is also new.                                                                                                                     | 3-5                    |