Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 36864 | | Number of I/O | 133 | | Number of Gates | 125000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/a3p125-pqg208i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 2-2 • Recommended Operating Conditions <sup>1</sup> | Symbol | Parame | eters <sup>1</sup> | Commercial | Industrial | Units | |---------------------------|------------------------------|------------------------|-------------------------|--------------------|-------| | $T_J$ | Junction temperature | 0 to 85 <sup>2</sup> | -40 to 100 <sup>2</sup> | °C | | | VCC <sup>3</sup> | 1.5 V DC core supply voltage | 1.425 to 1.575 | 1.425 to 1.575 | V | | | VJTAG | JTAG DC voltage | 1.4 to 3.6 | 1.4 to 3.6 | V | | | VPUMP | Programming voltage | | | 3.15 to 3.45 | V | | | | Operation <sup>4</sup> | 0 to 3.6 | 0 to 3.6 | V | | VCCPLL | Analog power supply (PLL) | | 1.425 to 1.575 | 1.425 to 1.575 | V | | VCCI and VMV <sup>5</sup> | 1.5 V DC supply voltage | | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.8 V DC supply voltage | | 1.7 to 1.9 | 1.7 to 1.9 | V | | | 2.5 V DC supply voltage | | 2.3 to 2.7 | 2.3 to 2.7 | V | | | 3.3 V DC supply voltage | | 3.0 to 3. <u>6</u> | 3.0 to 3. <u>6</u> | V | | | 3.3 V wide range DC supply | y voltage <sup>6</sup> | 2.7 to 3.6 | 2.7 to 3.6 | V | | | LVDS/B-LVDS/M-LVDS diff | erential I/O | 2.375 to 2.625 | 2.375 to 2.625 | V | | | LVPECL differential I/O | | 3.0 to 3.6 | 3.0 to 3.6 | V | - 1. All parameters representing voltages are measured with respect to GND unless otherwise specified. - Software Default Junction Temperature Range in the Libero<sup>®</sup> System-on-Chip (SoC) software is set to 0°C to +70°C for commercial, and -40°C to +85°C for industrial. To ensure targeted reliability standards are met across the full range of junction temperatures, Microsemi recommends using custom settings for temperature range before running timing and power analysis tools. For more information regarding custom settings, refer to the New Project Dialog Box in the Libero SoC Online Help. - 3. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-18 on page 2-19. - 4. VPUMP can be left floating during operation (not programming mode). - 5. VMV and VCCI should be at the same voltage within a given I/O bank. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" section on page 3-1 for further information. - 6. 3.3 V wide range is compliant to the JESD8-B specification and supports 3.0 V VCCI operation. Table 2-30 • I/O Output Buffer Maximum Resistances<sup>1</sup> Applicable to Standard I/O Banks | Standard | Drive Strength | R <sub>PULL-DOWN</sub> (Ω) <sup>2</sup> | $R_{PULL-UP} \ (\Omega)^3$ | |--------------------------------------|----------------|-----------------------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 100 | 300 | | | 4 mA | 100 | 300 | | | 6 mA | 50 | 150 | | | 8 mA | 50 | 150 | | 3.3 V LVCMOS Wide Range <sup>4</sup> | 100 μΑ | Same as regular 3.3 V<br>LVCMOS | Same as regular 3.3 V LVCMOS | | 2.5 V LVCMOS | 2 mA | 100 | 200 | | | 4 mA | 100 | 200 | | | 6 mA | 50 | 100 | | | 8 mA | 50 | 100 | | 1.8 V LVCMOS | 2 mA | 200 | 225 | | | 4 mA | 100 | 112 | | 1.5 V LVCMOS | 2 mA | 200 | 224 | - 1. These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located at http://www.microsemi.com/soc/download/ibis/default.aspx. - 2. $R_{(PULL-DOWN-MAX)} = (VOLspec) / IOLspec$ - 3. $R_{(PULL-UP-MAX)} = (VCCImax VOHspec) / IOHspec$ - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. Table 2-31 • I/O Weak Pull-Up/Pull-Down Resistances Minimum and Maximum Weak Pull-Up/Pull-Down Resistance Values | | R <sub>(WEAK)</sub> | PULL-UP) <sup>1</sup><br>Ω) | $R_{(WEAK\ PULL-DOWN)}^2 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | | | |-------------------------|---------------------|-----------------------------|-----------------------------------------------------------------|-------|--| | vccı | Min | Max | Min | Max | | | 3.3 V | 10 k | 45 k | 10 k | 45 k | | | 3.3 V (wide range I/Os) | 10 k | 45 k | 10 k | 45 k | | | 2.5 V | 11 k | 55 k | 12 k | 74 k | | | 1.8 V | 18 k | 70 k | 17 k | 110 k | | | 1.5 V | 19 k | 90 k | 19 k | 140 k | | #### Notes: - 1. $R_{(WEAK\ PULL-UP-MAX)} = (VCCI_{MAX} VOH_{spec}) / I_{(WEAK\ PULL-UP-MIN)}$ 2. $R_{(WEAK\ PULL-DOWN-MAX)} = (VOL_{spec}) / I_{(WEAK\ PULL-DOWN-MIN)}$ Table 2-43 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.66 | 7.20 | 0.04 | 1.00 | 0.43 | 7.34 | 6.29 | 2.27 | 2.34 | 9.57 | 8.52 | ns | | | -1 | 0.56 | 6.13 | 0.04 | 0.85 | 0.36 | 6.24 | 5.35 | 1.93 | 1.99 | 8.14 | 7.25 | ns | | | -2 | 0.49 | 5.38 | 0.03 | 0.75 | 0.32 | 5.48 | 4.69 | 1.70 | 1.75 | 7.15 | 6.36 | ns | | 4 mA | Std. | 0.66 | 7.20 | 0.04 | 1.00 | 0.43 | 7.34 | 6.29 | 2.27 | 2.34 | 9.57 | 8.52 | ns | | | -1 | 0.56 | 6.13 | 0.04 | 0.85 | 0.36 | 6.24 | 5.35 | 1.93 | 1.99 | 8.14 | 7.25 | ns | | | -2 | 0.49 | 5.38 | 0.03 | 0.75 | 0.32 | 5.48 | 4.69 | 1.70 | 1.75 | 7.15 | 6.36 | ns | | 6 mA | Std. | 0.66 | 4.50 | 0.04 | 1.00 | 0.43 | 4.58 | 3.82 | 2.58 | 2.88 | 6.82 | 6.05 | ns | | | -1 | 0.56 | 3.83 | 0.04 | 0.85 | 0.36 | 3.90 | 3.25 | 2.19 | 2.45 | 5.80 | 5.15 | ns | | | -2 | 0.49 | 3.36 | 0.03 | 0.75 | 0.32 | 3.42 | 2.85 | 1.92 | 2.15 | 5.09 | 4.52 | ns | | 8 mA | Std. | 0.66 | 4.50 | 0.04 | 1.00 | 0.43 | 4.58 | 3.82 | 2.58 | 2.88 | 6.82 | 6.05 | ns | | | -1 | 0.56 | 3.83 | 0.04 | 0.85 | 0.36 | 3.90 | 3.25 | 2.19 | 2.45 | 5.80 | 5.15 | ns | | | -2 | 0.49 | 3.36 | 0.03 | 0.75 | 0.32 | 3.42 | 2.85 | 1.92 | 2.15 | 5.09 | 4.52 | ns | | 12 mA | Std. | 0.66 | 3.16 | 0.04 | 1.00 | 0.43 | 3.22 | 2.58 | 2.79 | 3.22 | 5.45 | 4.82 | ns | | | -1 | 0.56 | 2.69 | 0.04 | 0.85 | 0.36 | 2.74 | 2.20 | 2.37 | 2.74 | 4.64 | 4.10 | ns | | | -2 | 0.49 | 2.36 | 0.03 | 0.75 | 0.32 | 2.40 | 1.93 | 2.08 | 2.41 | 4.07 | 3.60 | ns | | 16 mA | Std. | 0.66 | 3.16 | 0.04 | 1.00 | 0.43 | 3.22 | 2.58 | 2.79 | 3.22 | 5.45 | 4.82 | ns | | | -1 | 0.56 | 2.69 | 0.04 | 0.85 | 0.36 | 2.74 | 2.20 | 2.37 | 2.74 | 4.64 | 4.10 | ns | | | -2 | 0.49 | 2.36 | 0.03 | 0.75 | 0.32 | 2.40 | 1.93 | 2.08 | 2.41 | 4.07 | 3.60 | ns | - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-73 • 1.8 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V Applicable to Standard Plus I/O Banks | | | | | | | | r | | | | | | r | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | | 2 mA | Std. | 0.66 | 14.80 | 0.04 | 1.20 | 0.43 | 13.49 | 14.80 | 2.25 | 1.46 | 15.73 | 17.04 | ns | | | -1 | 0.56 | 12.59 | 0.04 | 1.02 | 0.36 | 11.48 | 12.59 | 1.91 | 1.25 | 13.38 | 14.49 | ns | | | -2 | 0.49 | 11.05 | 0.03 | 0.90 | 0.32 | 10.08 | 11.05 | 1.68 | 1.09 | 11.75 | 12.72 | ns | | 4 mA | Std. | 0.66 | 9.90 | 0.04 | 1.20 | 0.43 | 9.73 | 9.90 | 2.65 | 2.50 | 11.97 | 12.13 | ns | | | -1 | 0.56 | 8.42 | 0.04 | 1.02 | 0.36 | 8.28 | 8.42 | 2.26 | 2.12 | 10.18 | 10.32 | ns | | | -2 | 0.49 | 7.39 | 0.03 | 0.90 | 0.32 | 7.27 | 7.39 | 1.98 | 1.86 | 8.94 | 9.06 | ns | | 6 mA | Std. | 0.66 | 7.44 | 0.04 | 1.20 | 0.43 | 7.58 | 7.32 | 2.94 | 2.99 | 9.81 | 9.56 | ns | | | -1 | 0.56 | 6.33 | 0.04 | 1.02 | 0.36 | 6.44 | 6.23 | 2.50 | 2.54 | 8.35 | 8.13 | ns | | | -2 | 0.49 | 5.55 | 0.03 | 0.90 | 0.32 | 5.66 | 5.47 | 2.19 | 2.23 | 7.33 | 7.14 | ns | | 8 mA | Std. | 0.66 | 7.44 | 0.04 | 1.20 | 0.43 | 7.58 | 7.32 | 2.94 | 2.99 | 9.81 | 9.56 | ns | | | <b>–</b> 1 | 0.56 | 6.33 | 0.04 | 1.02 | 0.36 | 6.44 | 6.23 | 2.50 | 2.54 | 8.35 | 8.13 | ns | | | -2 | 0.49 | 5.55 | 0.03 | 0.90 | 0.32 | 5.66 | 5.47 | 2.19 | 2.23 | 7.33 | 7.14 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-74 • 1.8 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 11.21 | 0.04 | 1.20 | 0.43 | 8.53 | 11.21 | 1.99 | 1.21 | ns | | | -1 | 0.56 | 9.54 | 0.04 | 1.02 | 0.36 | 7.26 | 9.54 | 1.69 | 1.03 | ns | | | -2 | 0.49 | 8.37 | 0.03 | 0.90 | 0.32 | 6.37 | 8.37 | 1.49 | 0.90 | ns | | 4 mA | Std. | 0.66 | 6.34 | 0.04 | 1.20 | 0.43 | 5.38 | 6.34 | 2.41 | 2.48 | ns | | | -1 | 0.56 | 5.40 | 0.04 | 1.02 | 0.36 | 4.58 | 5.40 | 2.05 | 2.11 | ns | | | -2 | 0.49 | 4.74 | 0.03 | 0.90 | 0.32 | 4.02 | 4.74 | 1.80 | 1.85 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Figure 2-27 • Timing Model and Waveforms #### **Timing Characteristics** Table 2-106 • Register Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |---------------------|---------------------------------------------------------------|------|------|------|-------| | t <sub>CLKQ</sub> | Clock-to-Q of the Core Register | 0.55 | 0.63 | 0.74 | ns | | t <sub>SUD</sub> | Data Setup Time for the Core Register | 0.43 | 0.49 | 0.57 | ns | | t <sub>HD</sub> | Data Hold Time for the Core Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>SUE</sub> | Enable Setup Time for the Core Register | 0.45 | 0.52 | 0.61 | ns | | t <sub>HE</sub> | Enable Hold Time for the Core Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>CLR2Q</sub> | Asynchronous Clear-to-Q of the Core Register | 0.40 | 0.45 | 0.53 | ns | | t <sub>PRE2Q</sub> | Asynchronous Preset-to-Q of the Core Register | 0.40 | 0.45 | 0.53 | ns | | t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>WCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>WPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>CKMPWH</sub> | Clock Minimum Pulse Width High for the Core Register | 0.32 | 0.37 | 0.43 | ns | | t <sub>CKMPWL</sub> | Clock Minimum Pulse Width Low for the Core Register | 0.36 | 0.41 | 0.48 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## **Timing Characteristics** Table 2-116 • RAM4K9 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | t <sub>AS</sub> | Address setup time | 0.25 | 0.28 | 0.33 | ns | | t <sub>AH</sub> | Address hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.14 | 0.16 | 0.19 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.10 | 0.11 | 0.13 | ns | | t <sub>BKS</sub> | BLK setup time | 0.23 | 0.27 | 0.31 | ns | | t <sub>BKH</sub> | BLK hold time | 0.02 | 0.02 | 0.02 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on DOUT (output retained, WMODE = 0) | 2.36 | 2.68 | 3.15 | ns | | | Clock High to new data valid on DOUT (flow-through, WMODE = 1) | 1.79 | 2.03 | 2.39 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on DOUT (pipelined) | 0.89 | 1.02 | 1.20 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—Applicable to Closing Edge | 0.33 | 0.28 | 0.25 | ns | | t <sub>C2CWWH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable write after write on same address—Applicable to Rising Edge | 0.30 | 0.26 | 0.23 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.45 | 0.38 | 0.34 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address— Applicable to Opening Edge | 0.49 | 0.42 | 0.37 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on DOUT (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to Data Out Low on DOUT (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock cycle time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum frequency | 310 | 272 | 231 | MHz | #### Notes: For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-117 • RAM512X18 Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | t <sub>AS</sub> | Address setup time | 0.25 | 0.28 | 0.33 | ns | | t <sub>AH</sub> | Address hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.13 | 0.15 | 0.17 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.10 | 0.11 | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 2.16 | 2.46 | 2.89 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 0.90 | 1.02 | 1.20 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.50 | 0.43 | 0.38 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—Applicable to Opening Edge | 0.59 | 0.50 | 0.44 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to data out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock cycle time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum frequency | 310 | 272 | 231 | MHz | 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-97 Revision 18 <sup>1.</sup> For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. mode is not used in the design, the FF pin is available as a regular I/O. For IGLOOe, ProASIC3EL, and RT ProASIC3 only, the FF pin can be configured as a Schmitt trigger input. When Flash\*Freeze mode is used, the FF pin must not be left floating to avoid accidentally entering Flash\*Freeze mode. While in Flash\*Freeze mode, the Flash\*Freeze pin should be constantly asserted. The Flash\*Freeze pin can be used with any single-ended I/O standard supported by the I/O bank in which the pin is located, and input signal levels compatible with the I/O standard selected. The FF pin should be treated as a sensitive asynchronous signal. When defining pin placement and board layout, simultaneously switching outputs (SSOs) and their effects on sensitive asynchronous pins must be considered. Unused FF or I/O pins are tristated with weak pull-up. This default configuration applies to both Flash\*Freeze mode and normal operation mode. No user intervention is required. ## **JTAG Pins** Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the part must be supplied to allow JTAG signals to transition the device. Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. #### TCK Test Clock Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/-down resistor. If JTAG is not used, Microsemi recommends tying off TCK to GND through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state. Note that to operate at all VJTAG voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. Refer to Table 1 for more information. Table 1 • Recommended Tie-Off Values for the TCK and TRST Pins | VJTAG | Tie-Off Resistance | |-------|--------------------| | 3.3 V | 200 Ω –1 kΩ | | 2.5 V | 200 Ω –1 kΩ | | 1.8 V | 500 Ω –1 kΩ | | 1.5 V | 500 Ω –1 kΩ | #### Notes: - 1. Equivalent parallel resistance if more than one device is on the JTAG chain - 2. The TCK pin can be pulled up/down. - 3. The TRST pin is pulled down. #### TDI Test Data Input Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin. #### TDO Test Data Output Serial output for JTAG boundary scan, ISP, and UJTAG usage. #### TMS Test Mode Select The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin. #### TRST Boundary Scan Reset Pin The TRST pin functions as an active low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 1 and must satisfy the parallel resistance value requirement. The values in Table 1 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain. 3-3 Revision 18 ## **CS121 – Bottom View** Note: The die attach paddle center of the package is tied to ground (GND). #### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. ## Package Pin Assignments | ( | CS121 | | CS121 | | CS121 | |------------|-----------------|------------|-----------------|------------|-----------------| | Pin Number | A3P060 Function | Pin Number | A3P060 Function | Pin Number | A3P060 Function | | A1 | GNDQ | D4 | IO10RSB0 | G7 | VCC | | A2 | IO01RSB0 | D5 | IO11RSB0 | G8 | GDC0/IO46RSB0 | | A3 | GAA1/IO03RSB0 | D6 | IO18RSB0 | G9 | GDA1/IO49RSB0 | | A4 | GAC1/IO07RSB0 | D7 | IO32RSB0 | G10 | GDB0/IO48RSB0 | | A5 | IO15RSB0 | D8 | IO31RSB0 | G11 | GCA0/IO40RSB0 | | A6 | IO13RSB0 | D9 | GCA2/IO41RSB0 | H1 | IO75RSB1 | | A7 | IO17RSB0 | D10 | IO30RSB0 | H2 | IO76RSB1 | | A8 | GBB1/IO22RSB0 | D11 | IO33RSB0 | H3 | GFC2/IO78RSB1 | | A9 | GBA1/IO24RSB0 | E1 | IO87RSB1 | H4 | GFA2/IO80RSB1 | | A10 | GNDQ | E2 | GFC0/IO85RSB1 | H5 | IO77RSB1 | | A11 | VMV0 | E3 | IO92RSB1 | H6 | GEC2/IO66RSB1 | | B1 | GAA2/IO95RSB1 | E4 | IO94RSB1 | H7 | IO54RSB1 | | B2 | IO00RSB0 | E5 | VCC | H8 | GDC2/IO53RSB1 | | В3 | GAA0/IO02RSB0 | E6 | VCCIB0 | H9 | VJTAG | | B4 | GAC0/IO06RSB0 | E7 | GND | H10 | TRST | | B5 | IO08RSB0 | E8 | GCC0/IO36RSB0 | H11 | IO44RSB0 | | В6 | IO12RSB0 | E9 | IO34RSB0 | J1 | GEC1/IO74RSB1 | | B7 | IO16RSB0 | E10 | GCB1/IO37RSB0 | J2 | GEC0/IO73RSB1 | | B8 | GBC1/IO20RSB0 | E11 | GCC1/IO35RSB0 | J3 | GEB1/IO72RSB1 | | В9 | GBB0/IO21RSB0 | F1 | VCOMPLF | J4 | GEA0/IO69RSB1 | | B10 | GBB2/IO27RSB0 | F2 | GFB0/IO83RSB1 | J5 | GEB2/IO67RSB1 | | B11 | GBA2/IO25RSB0 | F3 | GFA0/IO82RSB1 | J6 | IO62RSB1 | | C1 | IO89RSB1 | F4 | GFC1/IO86RSB1 | J7 | GDA2/IO51RSB1 | | C2 | GAC2/IO91RSB1 | F5 | VCCIB1 | J8 | GDB2/IO52RSB1 | | C3 | GAB1/IO05RSB0 | F6 | VCC | J9 | TDI | | C4 | GAB0/IO04RSB0 | F7 | VCCIB0 | J10 | TDO | | C5 | IO09RSB0 | F8 | GCB2/IO42RSB0 | J11 | GDC1/IO45RSB0 | | C6 | IO14RSB0 | F9 | GCC2/IO43RSB0 | K1 | GEB0/IO71RSB1 | | C7 | GBA0/IO23RSB0 | F10 | GCB0/IO38RSB0 | K2 | GEA1/IO70RSB1 | | C8 | GBC0/IO19RSB0 | F11 | GCA1/IO39RSB0 | K3 | GEA2/IO68RSB1 | | C9 | IO26RSB0 | G1 | VCCPLF | K4 | IO64RSB1 | | C10 | IO28RSB0 | G2 | GFB2/IO79RSB1 | K5 | IO60RSB1 | | C11 | GBC2/IO29RSB0 | G3 | GFA1/IO81RSB1 | K6 | IO59RSB1 | | D1 | IO88RSB1 | G4 | GFB1/IO84RSB1 | K7 | IO56RSB1 | | D2 | IO90RSB1 | G5 | GND | K8 | TCK | | D3 | GAB2/IO93RSB1 | G6 | VCCIB1 | K9 | TMS | 4-16 Revision 18 | PQ208 | | |------------|-----------------| | Pin Number | A3P250 Function | | 1 | GND | | 2 | GAA2/IO118UDB3 | | 3 | IO118VDB3 | | 4 | GAB2/IO117UDB3 | | 5 | IO117VDB3 | | 6 | GAC2/IO116UDB3 | | 7 | IO116VDB3 | | 8 | IO115UDB3 | | 9 | IO115VDB3 | | 10 | IO114UDB3 | | 11 | IO114VDB3 | | 12 | IO113PDB3 | | 13 | IO113NDB3 | | 14 | IO112PDB3 | | 15 | IO112NDB3 | | 16 | VCC | | 17 | GND | | 18 | VCCIB3 | | 19 | IO111PDB3 | | 20 | IO111NDB3 | | 21 | GFC1/IO110PDB3 | | 22 | GFC0/IO110NDB3 | | 23 | GFB1/IO109PDB3 | | 24 | GFB0/IO109NDB3 | | 25 | VCOMPLF | | 26 | GFA0/IO108NPB3 | | 27 | VCCPLF | | 28 | GFA1/IO108PPB3 | | 29 | GND | | 30 | GFA2/IO107PDB3 | | 31 | IO107NDB3 | | 32 | GFB2/IO106PDB3 | | 33 | IO106NDB3 | | 34 | GFC2/IO105PDB3 | | 35 | IO105NDB3 | | 36 | NC | | PQ208 | | |------------|-----------------| | Pin Number | A3P250 Function | | 37 | IO104PDB3 | | 38 | IO104NDB3 | | 39 | IO103PSB3 | | 40 | VCCIB3 | | 41 | GND | | 42 | IO101PDB3 | | 43 | IO101NDB3 | | 44 | GEC1/IO100PDB3 | | 45 | GEC0/IO100NDB3 | | 46 | GEB1/IO99PDB3 | | 47 | GEB0/IO99NDB3 | | 48 | GEA1/IO98PDB3 | | 49 | GEA0/IO98NDB3 | | 50 | VMV3 | | 51 | GNDQ | | 52 | GND | | 53 | NC | | 54 | NC | | 55 | GEA2/IO97RSB2 | | 56 | GEB2/IO96RSB2 | | 57 | GEC2/IO95RSB2 | | 58 | IO94RSB2 | | 59 | IO93RSB2 | | 60 | IO92RSB2 | | 61 | IO91RSB2 | | 62 | VCCIB2 | | 63 | IO90RSB2 | | 64 | IO89RSB2 | | 65 | GND | | 66 | IO88RSB2 | | 67 | IO87RSB2 | | 68 | IO86RSB2 | | 69 | IO85RSB2 | | 70 | IO84RSB2 | | 71 | VCC | | 72 | VCCIB2 | | PQ208 | | |----------------------------|---------------| | Pin Number A3P250 Function | | | 73 | IO83RSB2 | | 73 | IO82RSB2 | | | | | 75 | IO81RSB2 | | 76 | .000.1022 | | 77 | IO79RSB2 | | 78 | IO78RSB2 | | 79 | IO77RSB2 | | 80 | IO76RSB2 | | 81 | GND | | 82 | IO75RSB2 | | 83 | IO74RSB2 | | 84 | IO73RSB2 | | 85 | IO72RSB2 | | 86 | IO71RSB2 | | 87 | IO70RSB2 | | 88 | VCC | | 89 | VCCIB2 | | 90 | IO69RSB2 | | 91 | IO68RSB2 | | 92 | IO67RSB2 | | 93 | IO66RSB2 | | 94 | IO65RSB2 | | 95 | IO64RSB2 | | 96 | GDC2/IO63RSB2 | | 97 | GND | | 98 | GDB2/IO62RSB2 | | 99 | GDA2/IO61RSB2 | | 100 | GNDQ | | 101 | TCK | | 102 | TDI | | 103 | TMS | | 104 | VMV2 | | 105 | GND | | 106 | VPUMP | | 107 | NC | | 108 | TDO | | | | | FG256 | | |------------|-----------------| | Pin Number | A3P250 Function | | A1 | GND | | A2 | GAA0/IO00RSB0 | | A3 | GAA1/IO01RSB0 | | A4 | GAB0/IO02RSB0 | | A5 | IO07RSB0 | | A6 | IO10RSB0 | | A7 | IO11RSB0 | | A8 | IO15RSB0 | | A9 | IO20RSB0 | | A10 | IO25RSB0 | | A11 | IO29RSB0 | | A12 | IO33RSB0 | | A13 | GBB1/IO38RSB0 | | A14 | GBA0/IO39RSB0 | | A15 | GBA1/IO40RSB0 | | A16 | GND | | B1 | GAB2/IO117UDB3 | | B2 | GAA2/IO118UDB3 | | В3 | NC | | B4 | GAB1/IO03RSB0 | | B5 | IO06RSB0 | | В6 | IO09RSB0 | | В7 | IO12RSB0 | | B8 | IO16RSB0 | | B9 | IO21RSB0 | | B10 | IO26RSB0 | | B11 | IO30RSB0 | | B12 | GBC1/IO36RSB0 | | B13 | GBB0/IO37RSB0 | | B14 | NC | | B15 | GBA2/IO41PDB1 | | B16 | IO41NDB1 | | C1 | IO117VDB3 | | C2 | IO118VDB3 | | C3 | NC | | C4 | NC | | FG256 | | |------------|-----------------| | | | | Pin Number | A3P250 Function | | C5 | GAC0/IO04RSB0 | | C6 | GAC1/IO05RSB0 | | C7 | IO13RSB0 | | C8 | IO17RSB0 | | C9 | IO22RSB0 | | C10 | IO27RSB0 | | C11 | IO31RSB0 | | C12 | GBC0/IO35RSB0 | | C13 | IO34RSB0 | | C14 | NC | | C15 | IO42NPB1 | | C16 | IO44PDB1 | | D1 | IO114VDB3 | | D2 | IO114UDB3 | | D3 | GAC2/IO116UDB3 | | D4 | NC | | D5 | GNDQ | | D6 | IO08RSB0 | | D7 | IO14RSB0 | | D8 | IO18RSB0 | | D9 | IO23RSB0 | | D10 | IO28RSB0 | | D11 | IO32RSB0 | | D12 | GNDQ | | D13 | NC | | D14 | GBB2/IO42PPB1 | | D15 | NC | | D16 | IO44NDB1 | | E1 | IO113PDB3 | | E2 | NC | | E3 | IO116VDB3 | | E4 | IO115UDB3 | | E5 | VMV0 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | IO19RSB0 | | | | | FG256 | | |----------------------------|----------------| | Pin Number A3P250 Function | | | | | | E9 | IO24RSB0 | | E10 | VCCIB0 | | E11 | VCCIB0 | | E12 | VMV1 | | E13 | GBC2/IO43PDB1 | | E14 | IO46RSB1 | | E15 | NC | | E16 | IO45PDB1 | | F1 | IO113NDB3 | | F2 | IO112PPB3 | | F3 | NC | | F4 | IO115VDB3 | | F5 | VCCIB3 | | F6 | GND | | F7 | VCC | | F8 | VCC | | F9 | VCC | | F10 | VCC | | F11 | GND | | F12 | VCCIB1 | | F13 | IO43NDB1 | | F14 | NC | | F15 | IO47PPB1 | | F16 | IO45NDB1 | | G1 | IO111NDB3 | | G2 | IO111PDB3 | | G3 | IO112NPB3 | | G4 | GFC1/IO110PPB3 | | G5 | VCCIB3 | | G6 | VCC | | G7 | GND | | G8 | GND | | G9 | GND | | G10 | GND | | G11 | VCC | | G12 | VCCIB1 | | | | | ECOFC | | | |------------|-----------------|--| | | FG256 | | | Pin Number | A3P250 Function | | | P9 | IO76RSB2 | | | P10 | IO71RSB2 | | | P11 | IO66RSB2 | | | P12 | NC | | | P13 | TCK | | | P14 | VPUMP | | | P15 | TRST | | | P16 | GDA0/IO60VDB1 | | | R1 | GEA1/IO98PDB3 | | | R2 | GEA0/IO98NDB3 | | | R3 | NC | | | R4 | GEC2/IO95RSB2 | | | R5 | IO91RSB2 | | | R6 | IO88RSB2 | | | R7 | IO84RSB2 | | | R8 | IO80RSB2 | | | R9 | IO77RSB2 | | | R10 | IO72RSB2 | | | R11 | IO68RSB2 | | | R12 | IO65RSB2 | | | R13 | GDB2/IO62RSB2 | | | R14 | TDI | | | R15 | NC | | | R16 | TDO | | | T1 | GND | | | T2 | IO94RSB2 | | | Т3 | GEB2/IO96RSB2 | | | T4 | IO93RSB2 | | | T5 | IO90RSB2 | | | Т6 | IO87RSB2 | | | Т7 | IO83RSB2 | | | Т8 | IO79RSB2 | | | Т9 | IO78RSB2 | | | T10 | IO73RSB2 | | | T11 | IO70RSB2 | | | T12 | GDC2/IO63RSB2 | | | FG256 | | |------------|-----------------| | Pin Number | A3P250 Function | | T13 | IO67RSB2 | | T14 | GDA2/IO61RSB2 | | T15 | TMS | | T16 | GND | | FG256 | | |------------|-----------------| | Pin Number | A3P600 Function | | A1 | GND | | A2 | GAA0/IO00RSB0 | | A3 | GAA1/IO01RSB0 | | A4 | GAB0/IO02RSB0 | | A5 | IO11RSB0 | | A6 | IO16RSB0 | | A7 | IO18RSB0 | | A8 | IO28RSB0 | | A9 | IO34RSB0 | | A10 | IO37RSB0 | | A11 | IO41RSB0 | | A12 | IO43RSB0 | | A13 | GBB1/IO57RSB0 | | A14 | GBA0/IO58RSB0 | | A15 | GBA1/IO59RSB0 | | A16 | GND | | B1 | GAB2/IO173PDB3 | | B2 | GAA2/IO174PDB3 | | В3 | GNDQ | | B4 | GAB1/IO03RSB0 | | B5 | IO13RSB0 | | В6 | IO14RSB0 | | B7 | IO21RSB0 | | B8 | IO27RSB0 | | В9 | IO32RSB0 | | B10 | IO38RSB0 | | B11 | IO42RSB0 | | B12 | GBC1/IO55RSB0 | | B13 | GBB0/IO56RSB0 | | B14 | IO52RSB0 | | B15 | GBA2/IO60PDB1 | | B16 | IO60NDB1 | | C1 | IO173NDB3 | | C2 | IO174NDB3 | | C3 | VMV3 | | C4 | IO07RSB0 | | FG256 | | | |------------|-----------------|--| | Pin Number | A3P600 Function | | | | | | | C5 | GAC0/IO04RSB0 | | | C6 | GAC1/IO05RSB0 | | | C7 | IO20RSB0 | | | C8 | IO24RSB0 | | | C9 | IO33RSB0 | | | C10 | IO39RSB0 | | | C11 | IO44RSB0 | | | C12 | GBC0/IO54RSB0 | | | C13 | IO51RSB0 | | | C14 | VMV0 | | | C15 | IO61NPB1 | | | C16 | IO63PDB1 | | | D1 | IO171NDB3 | | | D2 | IO171PDB3 | | | D3 | GAC2/IO172PDB3 | | | D4 | IO06RSB0 | | | D5 | GNDQ | | | D6 | IO10RSB0 | | | D7 | IO19RSB0 | | | D8 | IO26RSB0 | | | D9 | IO30RSB0 | | | D10 | IO40RSB0 | | | D11 | IO45RSB0 | | | D12 | GNDQ | | | D13 | IO50RSB0 | | | D14 | GBB2/IO61PPB1 | | | D15 | IO53RSB0 | | | D16 | IO63NDB1 | | | E1 | IO166PDB3 | | | E2 | IO167NPB3 | | | E3 | IO172NDB3 | | | E4 | IO169NDB3 | | | E5 | VMV0 | | | E6 | VCCIB0 | | | E7 | VCCIB0 | | | E8 | IO25RSB0 | | | <b>∟</b> 0 | IOZUNODU | | | FG256 | | |------------------------------|----------------| | Pin Number A3P600 Function | | | E9 | IO31RSB0 | | E10 | VCCIB0 | | E11 | VCCIB0 | | E12 | VMV1 | | E13 | GBC2/IO62PDB1 | | E14 | IO67PPB1 | | E15 | IO64PPB1 | | E16 | IO66PDB1 | | F1 | IO166NDB3 | | F2 | IO168NPB3 | | F3 | IO167PPB3 | | F4 | IO169PDB3 | | F5 | VCCIB3 | | F6 | GND | | F7 | VCC | | F8 | VCC | | F9 | VCC | | F10 | VCC | | F11 | GND | | F12 | VCCIB1 | | F13 | IO62NDB1 | | F14 | IO64NPB1 | | F15 | IO65PPB1 | | F16 | IO66NDB1 | | G1 | IO165NDB3 | | G2 | IO165PDB3 | | G3 | IO168PPB3 | | G4 | GFC1/IO164PPB3 | | G5 | VCCIB3 | | G6 | VCC | | G7 | GND | | G8 | GND | | G9 | GND | | G10 | GND | | G11 | VCC | | G12 | VCCIB1 | ## Package Pin Assignments | FG484 | | |------------|-----------------| | Pin Number | A3P400 Function | | Y15 | VCC | | Y16 | NC NC | | Y17 | NC | | Y18 | GND | | Y19 | NC NC | | | | | Y20 | NC NO | | Y21 | NC NC | | Y22 | VCCIB1 | | AA1 | GND | | AA2 | VCCIB3 | | AA3 | NC | | AA4 | NC | | AA5 | NC | | AA6 | NC | | AA7 | NC | | AA8 | NC | | AA9 | NC | | AA10 | NC | | AA11 | NC | | AA12 | NC | | AA13 | NC | | AA14 | NC | | AA15 | NC | | AA16 | NC | | AA17 | NC | | AA18 | NC | | AA19 | NC | | AA20 | NC | | AA21 | VCCIB1 | | AA22 | GND | | AB1 | GND | | AB2 | GND | | AB3 | VCCIB2 | | AB4 | NC | | AB5 | NC | | AB6 | IO121RSB2 | | 7,00 | 10 12 11(002 | | FG484 | | | |------------|-----------------|--| | Pin Number | A3P400 Function | | | AB7 | IO119RSB2 | | | AB8 | IO114RSB2 | | | AB9 | IO109RSB2 | | | AB10 | NC | | | AB11 | NC | | | AB12 | IO104RSB2 | | | AB13 | IO103RSB2 | | | AB14 | NC | | | AB15 | NC | | | AB16 | IO91RSB2 | | | AB17 | IO90RSB2 | | | AB18 | NC | | | AB19 | NC | | | AB20 | VCCIB2 | | | AB21 | GND | | | AB22 | GND | | 4-70 Revision 18 ## Package Pin Assignments | | FG484 | | |------------------------------|----------------|--| | Pin Number A3P600 Function | | | | R17 | GDB1/IO87PPB1 | | | R18 | GDC1/IO86PDB1 | | | R19 | IO84NDB1 | | | R20 | VCC | | | R21 | IO81NDB1 | | | R22 | IO82PDB1 | | | T1 | IO152PDB3 | | | T2 | IO152NDB3 | | | Т3 | NC | | | T4 | IO150NDB3 | | | T5 | IO147PPB3 | | | Т6 | GEC1/IO146PPB3 | | | T7 | IO140RSB2 | | | Т8 | GNDQ | | | T9 GEA2/IO143RSB | | | | T10 | IO126RSB2 | | | T11 | IO120RSB2 | | | T12 | IO108RSB2 | | | T13 | IO103RSB2 | | | T14 | IO99RSB2 | | | T15 | GNDQ | | | T16 | IO92RSB2 | | | T17 | VJTAG | | | T18 | GDC0/IO86NDB1 | | | T19 | GDA1/IO88PDB1 | | | T20 | NC | | | T21 | IO83PDB1 | | | T22 | IO82NDB1 | | | U1 | IO149PDB3 | | | U2 | IO149NDB3 | | | U3 | NC | | | U4 | GEB1/IO145PDB3 | | | U5 | GEB0/IO145NDB3 | | | U6 | VMV2 | | | U7 | IO138RSB2 | | | U8 | IO136RSB2 | | | | FG484 | | | |------------------------------|----------------|--|--| | Pin Number A3P600 Function | | | | | U9 | IO131RSB2 | | | | U10 | IO124RSB2 | | | | U11 | IO119RSB2 | | | | U12 | IO107RSB2 | | | | U13 | IO104RSB2 | | | | U14 | IO97RSB2 | | | | U15 | VMV1 | | | | U16 | TCK | | | | U17 | VPUMP | | | | U18 | TRST | | | | U19 | GDA0/IO88NDB1 | | | | U20 | NC | | | | U21 | IO83NDB1 | | | | U22 | NC | | | | V1 | 1 NC | | | | V2 | NC | | | | V3 | GND | | | | V4 | GEA1/IO144PDB3 | | | | V5 | GEA0/IO144NDB3 | | | | V6 | IO139RSB2 | | | | V7 | GEC2/IO141RSB2 | | | | V8 | IO132RSB2 | | | | V9 | IO127RSB2 | | | | V10 | IO121RSB2 | | | | V11 | IO114RSB2 | | | | V12 | IO109RSB2 | | | | V13 | IO105RSB2 | | | | V14 | IO98RSB2 | | | | V15 | IO96RSB2 | | | | V16 | GDB2/IO90RSB2 | | | | V17 | TDI | | | | V18 | GNDQ | | | | V19 | TDO | | | | V20 | GND | | | | V21 | NC | | | | V22 | NC | | | | | FG484 | | | |------------------|-----------------|--|--| | Pin Number | A3P600 Function | | | | W1 | NC | | | | W2 | IO148PDB3 | | | | W3 | NC | | | | W4 | GND | | | | W5 | IO137RSB2 | | | | W6 | GEB2/IO142RSB2 | | | | W7 | IO134RSB2 | | | | W8 | IO125RSB2 | | | | W9 | IO123RSB2 | | | | W10 | IO118RSB2 | | | | W11 | IO115RSB2 | | | | W12 | IO111RSB2 | | | | W13 | IO106RSB2 | | | | W14 | IO102RSB2 | | | | W15 GDC2/IO91RSE | | | | | W16 | IO93RSB2 | | | | W17 | GDA2/IO89RSB2 | | | | W18 | TMS | | | | W19 | GND | | | | W20 | NC | | | | W21 | NC | | | | W22 | NC | | | | Y1 | VCCIB3 | | | | Y2 | IO148NDB3 | | | | Y3 | NC | | | | Y4 | NC | | | | Y5 | GND | | | | Y6 | NC | | | | Y7 | NC | | | | Y8 | VCC | | | | Y9 | VCC | | | | Y10 | NC | | | | Y11 | NC | | | | Y12 | NC | | | | Y13 | NC | | | | Y14 | VCC | | | 4-74 Revision 18 ## Datasheet Information | Revision | Changes | Page | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 5 (Aug 2008) DC and Switching Characteristics v1.3 | hing "Thermal Characteristics" section and EQ 1. The calculated result of Maximum | | | | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics. | 2-7 | | | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. P <sub>AC14</sub> was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new. | 2-11, 2-12 | | | The "PLL Contribution—PPLL" section was updated to change the $P_{PLL}$ formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ . | 2-14 | | | Both fall and rise values were included for $t_{\text{DDRISUD}}$ and $t_{\text{DDRIHD}}$ in Table 2-102 • Input DDR Propagation Delays. | 2-78 | | | Table 2-107 • A3P015 Global Resource is new. | 2-86 | | | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification. | 2-90 | | Revision 4 (Jun 2008) DC and Switching Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed. | 2-2 | | | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3 | | | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power. | 2-7 | | | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X. | 2-27 | | | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated. | 2-66 | | Revision 3 (Jun 2008) Packaging v1.3 | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram. | 4-3 | | | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new. | 4-6 | | Revision 2 (Feb 2008)<br>Product Brief v1.0 | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | N/A | | | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated: | N/A | | | "Features and Benefits" "ProASIC3 Ordering Information" | | | | "Temperature Grade Offerings" | | | | "ProASIC3 Flash Family FPGAs" | | | | "A3P015 and A3P030" note | | | | Introduction and Overview (NA) | | 5-7 Revision 18 | Revision | Changes | Page | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | (continued) | Table 3-20 • Summary of I/O Timing Characteristics—Software Default Settings (Advanced) and Table 3-21 • Summary of I/O Timing Characteristics—Software Default Settings (Standard Plus) were updated. | 3-20 to<br>3-20 | | | Table 3-11 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices was updated. | 3-9 | | | Table 3-24 • I/O Output Buffer Maximum Resistances1 (Advanced) and Table 3-25 • I/O Output Buffer Maximum Resistances1 (Standard Plus) were updated. | 3-22 to<br>3-22 | | | Table 3-17 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions was updated. | 3-18 | | | Table 3-28 • I/O Short Currents IOSH/IOSL (Advanced) and Table 3-29 • I/O Short Currents IOSH/IOSL (Standard Plus) were updated. | 3-24 to<br>3-26 | | | The note in Table 3-32 • I/O Input Rise Time, Fall Time, and Related I/O Reliability was updated. | 3-27 | | | Figure 3-33 • Write Access After Write onto Same Address, Figure 3-34 • Read Access After Write onto Same Address, and Figure 3-35 • Write Access After Read onto Same Address are new. | 3-82 to<br>3-84 | | | Figure 3-43 • Timing Diagram was updated. | 3-96 | | | Ambient was deleted from the "Speed Grade and Temperature Grade Matrix". | iv | | | Notes were added to the package diagrams identifying if they were top or bottom view. | N/A | | | The A3P030 "132-Pin QFN" table is new. | 4-2 | | | The A3P060 "132-Pin QFN" table is new. | 4-4 | | | The A3P125 "132-Pin QFN" table is new. | 4-6 | | | The A3P250 "132-Pin QFN" table is new. | 4-8 | | | The A3P030 "100-Pin VQFP" table is new. | 4-11 | | Advance v0.7<br>(January 2007) | In the "I/Os Per Package" table, the I/O numbers were added for A3P060, A3P125, and A3P250. The A3P030-VQ100 I/O was changed from 79 to 77. | ii | | Advance v0.6<br>(April 2006) | The term flow-through was changed to pass-through. | N/A | | | Table 1 was updated to include the QN132. | ii | | | The "I/Os Per Package" table was updated with the QN132. The footnotes were also updated. The A3P400-FG144 I/O count was updated. | ii | | | "Automotive ProASIC3 Ordering Information" was updated with the QN132. | iii | | | "Temperature Grade Offerings" was updated with the QN132. | iii | | | B-LVDS and M-LDVS are new I/O standards added to the datasheet. | N/A | | | The term flow-through was changed to pass-through. | N/A | | | Figure 2-7 • Efficient Long-Line Resources was updated. | 2-7 | | | The footnotes in Figure 2-15 • Clock Input Sources Including CLKBUF, CLKBUF_LVDS/LVPECL, and CLKINT were updated. | 2-16 | | | The Delay Increments in the Programmable Delay Blocks specification in Figure 2-24 • ProASIC3E CCC Options. | 2-24 | | | The "SRAM and FIFO" section was updated. | 2-21 | | Revision | Changes | Page | |---------------------------|-----------------------------------------------------------|-----------| | Advance v0.2, (continued) | Table 2-43 was updated. | 2-64 | | | Table 2-18 was updated. | 2-45 | | | Pin descriptions in the "JTAG Pins" section were updated. | 2-51 | | | The "User I/O Naming Convention" section was updated. | 2-48 | | | Table 3-7 was updated. | 3-6 | | | The "Methodology" section was updated. | 3-10 | | | Table 3-40 and Table 3-39 were updated. | 3-33,3-32 | | | The A3P250 "100-Pin VQFP*" pin table was updated. | 4-14 | | | The A3P250 "208-Pin PQFP*" pin table was updated. | 4-23 | | | The A3P1000 "208-Pin PQFP*" pin table was updated. | 4-29 | | | The A3P250 "144-Pin FBGA*" pin table was updated. | 4-36 | | | The A3P1000 "144-Pin FBGA*" pin table was updated. | 4-32 | | | The A3P250 "256-Pin FBGA*" pin table was updated. | 4-45 | | | The A3P1000 "256-Pin FBGA*" pin table was updated. | 4-54 | | | The A3P1000 "484-Pin FBGA*" pin table was updated. | 4-68 | ## **Datasheet Categories** ## **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "ProASIC3 Device Status" table on page IV, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. ## **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. ## Unmarked (production) This version contains information that is considered to be final. ## **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information. 5-15 Revision 18