



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                  |
|--------------------------------|-------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                       |
| Number of Logic Elements/Cells | -                                                                       |
| Total RAM Bits                 | 36864                                                                   |
| Number of I/O                  | 71                                                                      |
| Number of Gates                | 125000                                                                  |
| Voltage - Supply               | 1.425V ~ 1.575V                                                         |
| Mounting Type                  | Surface Mount                                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                         |
| Package / Case                 | 100-TQFP                                                                |
| Supplier Device Package        | 100-VQFP (14x14)                                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a3p125-vqg100 |
|                                |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 – ProASIC3 Device Family Overview

## **General Description**

ProASIC3, the third-generation family of Microsemi flash FPGAs, offers performance, density, and features beyond those of the ProASIC<sup>PLUS®</sup> family. Nonvolatile flash technology gives ProASIC3 devices the advantage of being a secure, low power, single-chip solution that is Instant On. ProASIC3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.

ProASIC3 devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The A3P015 and A3P030 devices have no PLL or RAM support. ProASIC3 devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os.

ProASIC3 devices support the ARM Cortex-M1 processor. The ARM-enabled devices have Microsemi ordering numbers that begin with M1A3P (Cortex-M1) and do not support AES decryption.

### **Flash Advantages**

### Reduced Cost of Ownership

Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAMbased FPGAs, flash-based ProASIC3 devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Designers can perform secure remote in-system reprogramming to support future design iterations and field upgrades with confidence that valuable intellectual property (IP) cannot be compromised or copied. Secure ISP can be performed using the industry-standard AES algorithm. The ProASIC3 family device architecture mitigates the need for ASIC migration at higher user volumes. This makes the ProASIC3 family a cost-effective ASIC replacement solution, especially for applications in the consumer, networking/ communications, computing, and avionics markets.

#### Security

The nonvolatile, flash-based ProASIC3 devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. ProASIC3 devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer.

ProASIC3 devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of protection in the FPGA industry for intellectual property and configuration data. In addition, all FlashROM data in ProASIC3 devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. The AES standard was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. ProASIC3 devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. ProASIC3 devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves.

ARM-enabled ProASIC3 devices do not support user-controlled AES security mechanisms. Since the ARM core must be protected at all times, AES encryption is always on for the core logic, so bitstreams are always encrypted. There is no user access to encryption for the FlashROM programming data.

Security, built into the FPGA fabric, is an inherent component of the ProASIC3 family. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. The ProASIC3 family, with FlashLock and AES security, is unique in being highly resistant to both invasive and noninvasive attacks.



### User Nonvolatile FlashROM

ProASIC3 devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications:

- Internet protocol addressing (wireless or fixed)
- System calibration settings
- Device serialization and/or inventory control
- Subscription-based business models (for example, set-top boxes)
- · Secure key storage for secure communications algorithms
- Asset management/tracking
- Date stamping
- Version management

The FlashROM is written using the standard ProASIC3 IEEE 1532 JTAG programming interface. The core can be individually programmed (erased and written), and on-chip AES decryption can be used selectively to securely load data over public networks (except in the A3P015 and A3P030 devices), as in security keys stored in the FlashROM for a user design.

The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array.

The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte.

The ProASIC3 development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents.

### SRAM and FIFO

ProASIC3 devices (except the A3P015 and A3P030 devices) have embedded SRAM blocks along their north and south sides. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using the UJTAG macro (except in A3P015 and A3P030 devices).

In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The FIFO width and depth are programmable. The FIFO also features programmable Almost Empty (AEMPTY) and Almost Full (AFULL) flags in addition to the normal Empty and Full flags. The embedded FIFO control unit contains the counters necessary for generation of the read and write address pointers. The embedded SRAM/FIFO blocks can be cascaded to create larger configurations.

### PLL and CCC

ProASIC3 devices provide designers with very flexible clock conditioning capabilities. Each member of the ProASIC3 family contains six CCCs. One CCC (center west side) has a PLL. The A3P015 and A3P030 devices do not have a PLL.

The six CCC blocks are located at the four corners and the centers of the east and west sides.

All six CCC blocks are usable; the four corner CCCs and the east CCC allow simple clock delay operations as well as clock spine access.

The inputs of the six CCC blocks are accessible from the FPGA core or from one of several inputs located near the CCC that have dedicated connections to the CCC block.



### I/Os with Advanced I/O Standards

The ProASIC3 family of FPGAs features a flexible I/O structure, supporting a range of voltages (1.5 V, 1.8 V, 2.5 V, and 3.3 V). ProASIC3 FPGAs support many different I/O standards—single-ended and differential.

The I/Os are organized into banks, with two or four banks per device. The configuration of these banks determines the I/O standards supported (Table 1-1).

|               |                                                                                         | I/C              | ) Standards      | Supported                       |
|---------------|-----------------------------------------------------------------------------------------|------------------|------------------|---------------------------------|
| I/O Bank Type | Device and Bank Location                                                                | LVTTL/<br>LVCMOS | PCI/PCI-X        | LVPECL, LVDS,<br>B-LVDS, M-LVDS |
| Advanced      | East and west Banks of A3P250 and larger devices                                        | $\checkmark$     | $\checkmark$     | $\checkmark$                    |
| Standard Plus | North and south banks of A3P250 and<br>larger devices<br>All banks of A3P060 and A3P125 | $\checkmark$     | $\checkmark$     | Not supported                   |
| Standard      | All banks of A3P015 and A3P030                                                          | $\checkmark$     | Not<br>supported | Not supported                   |

Each I/O module contains several input, output, and enable registers. These registers allow the implementation of the following:

- Single-Data-Rate applications
- Double-Data-Rate applications—DDR LVDS, B-LVDS, and M-LVDS I/Os for point-to-point communications

ProASIC3 banks for the A3P250 device and above support LVPECL, LVDS, B-LVDS and M-LVDS. B-LVDS and M-LVDS can support up to 20 loads.

Hot-swap (also called hot-plug, or hot-insertion) is the operation of hot-insertion or hot-removal of a card in a poweredup system.

Cold-sparing (also called cold-swap) refers to the ability of a device to leave system data undisturbed when the system is powered up, while the component itself is powered down, or when power supplies are floating.

### Wide Range I/O Support

ProASIC3 devices support JEDEC-defined wide range I/O operation. ProASIC3 supports the JESD8-B specification, covering both 3 V and 3.3 V supplies, for an effective operating range of 2.7 V to 3.6 V.

Wider I/O range means designers can eliminate power supplies or power conditioning components from the board or move to less costly components with greater tolerances. Wide range eases I/O bank management and provides enhanced protection from system voltage spikes, while providing the flexibility to easily run custom voltage applications.

### **Specifying I/O States During Programming**

You can modify the I/O states during programming in FlashPro. In FlashPro, this feature is supported for PDB files generated from Designer v8.5 or greater. See the *FlashPro User's Guide* for more information.

- Note: PDB files generated from Designer v8.1 to Designer v8.4 (including all service packs) have limited display of Pin Numbers only.
  - 1. Load a PDB from the FlashPro GUI. You must have a PDB loaded to modify the I/O states during programming.
  - 2. From the FlashPro GUI, click PDB Configuration. A FlashPoint Programming File Generator window appears.
  - 3. Click the Specify I/O States During Programming button to display the Specify I/O States During Programming dialog box.
  - 4. Sort the pins as desired by clicking any of the column headers to sort the entries by that header. Select the I/Os you wish to modify (Figure 1-4 on page 1-8).
  - 5. Set the I/O Output State. You can set Basic I/O settings if you want to use the default I/O settings for your pins, or use Custom I/O settings to customize the settings for each pin. Basic I/O state settings:
    - 1 I/O is set to drive out logic High



## I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial)

Sophisticated power-up management circuitry is designed into every ProASIC<sup>®</sup>3 device. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges.

In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-2 on page 2-5.

There are five regions to consider during power-up.

ProASIC3 I/Os are activated only if ALL of the following three conditions are met:

- 1. VCC and VCCI are above the minimum specified trip points (Figure 2-2 on page 2-5).
- 2. VCCI > VCC 0.75 V (typical)
- 3. Chip is in the operating mode.

#### VCCI Trip Point:

```
Ramping up: 0.6 V < trip_point_up < 1.2 V
Ramping down: 0.5 V < trip_point_down < 1.1 V
```

#### VCC Trip Point:

```
Ramping up: 0.6 V < trip_point_up < 1.1 V
Ramping down: 0.5 V < trip_point_down < 1 V
```

VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following:

- During programming, I/Os become tristated and weakly pulled up to VCCI.
- JTAG supply, PLL power supplies, and charge pump VPUMP supply have no influence on I/O behavior.

### PLL Behavior at Brownout Condition

Microsemi recommends using monotonic power supplies or voltage regulators to ensure proper power-up behavior. Power ramp-up should be monotonic at least until VCC and VCCPLLX exceed brownout activation levels. The VCC activation level is specified as 1.1 V worst-case (see Figure 2-2 on page 2-5 for more details).

When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels (0.75 V  $\pm$  0.25 V), the PLL output lock signal goes low and/or the output clock is lost. Refer to the "Power-Up/Down Behavior of Low Power Flash Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide* for information on clock and lock recovery.

#### Internal Power-Up Activation Sequence

- 1. Core
- 2. Input buffers

Output buffers, after 200 ns delay from input buffer activation.

### **Thermal Characteristics**

#### Introduction

The temperature variable in the Microsemi Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction to be higher than the ambient temperature.

EQ can be used to calculate junction temperature.

 $T_J$  = Junction Temperature =  $\Delta T + T_A$ 

where:

T<sub>A</sub> = Ambient Temperature

 $\Delta T$  = Temperature gradient between junction (silicon) and ambient  $\Delta T$  =  $\theta_{ia}$  \* P

 $\theta_{ia}$  = Junction-to-ambient of the package.  $\theta_{ia}$  numbers are located in Table 2-5 on page 2-6.

P = Power dissipation





Figure 2-6 • Tristate Output Buffer Timing Model and Delays (Example)



#### Table 2-33 • I/O Short Currents IOSH/IOSL Applicable to Standard Plus I/O Banks

|                                      | Drive Strength                 | IOSL (mA) <sup>1</sup>          | IOSH (mA) <sup>1</sup>          |
|--------------------------------------|--------------------------------|---------------------------------|---------------------------------|
| 3.3 V LVTTL / 3.3 V LVCMOS           | 2 mA                           | 27                              | 25                              |
|                                      | 4 mA                           | 27                              | 25                              |
|                                      | 6 mA                           | 54                              | 51                              |
|                                      | 8 mA                           | 54                              | 51                              |
|                                      | 12 mA                          | 109                             | 103                             |
|                                      | 16 mA                          | 109                             | 103                             |
| 3.3 V LVCMOS Wide Range <sup>2</sup> | 100 µA                         | Same as regular<br>3.3 V LVCMOS | Same as regular 3.3 V<br>LVCMOS |
| 2.5 V LVCMOS                         | 2 mA                           | 18                              | 16                              |
|                                      | 4 mA                           | 18                              | 16                              |
|                                      | 6 mA                           | 37                              | 32                              |
|                                      | 8 mA                           | 37                              | 32                              |
|                                      | 12 mA                          | 74                              | 65                              |
| 1.8 V LVCMOS                         | 2 mA                           | 11                              | 9                               |
|                                      | 4 mA                           | 22                              | 17                              |
|                                      | 6 mA                           | 44                              | 35                              |
|                                      | 8 mA                           | 44                              | 35                              |
| 1.5 V LVCMOS                         | 2 mA                           | 16                              | 13                              |
|                                      | 4 mA                           | 33                              | 25                              |
| 3.3 V PCI/PCI-X                      | Per PCI/PCI-X<br>specification | 109                             | 103                             |

Notes:

1.  $T_J = 100^{\circ}C$ 

 Applicable to 3.3 V LVCMOS Wide Range. IOSL/IOSH dependent on the I/O buffer drive strength selected for wide range applications. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification.



#### Table 2-71 • 1.8 V LVCMOS Low Slew

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V Applicable to Advanced I/O Banks

|                   |                |                   | uvanced         |                  | anne            |                   |                 |                 |                 |                 |                  |                  |       |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
| 2 mA              | Std.           | 0.66              | 15.53           | 0.04             | 1.22            | 0.43              | 14.11           | 15.53           | 2.78            | 1.60            | 16.35            | 17.77            | ns    |
|                   | –1             | 0.56              | 13.21           | 0.04             | 1.04            | 0.36              | 12.01           | 13.21           | 2.36            | 1.36            | 13.91            | 15.11            | ns    |
|                   | -2             | 0.49              | 11.60           | 0.03             | 0.91            | 0.32              | 10.54           | 11.60           | 2.07            | 1.19            | 12.21            | 13.27            | ns    |
| 4 mA              | Std.           | 0.66              | 10.48           | 0.04             | 1.22            | 0.43              | 10.41           | 10.48           | 3.23            | 2.73            | 12.65            | 12.71            | ns    |
|                   | -1             | 0.56              | 8.91            | 0.04             | 1.04            | 0.36              | 8.86            | 8.91            | 2.75            | 2.33            | 10.76            | 10.81            | ns    |
|                   | -2             | 0.49              | 7.82            | 0.03             | 0.91            | 0.32              | 7.77            | 7.82            | 2.41            | 2.04            | 9.44             | 9.49             | ns    |
| 6 mA              | Std.           | 0.66              | 8.05            | 0.04             | 1.22            | 0.43              | 8.20            | 7.84            | 3.54            | 3.27            | 10.43            | 10.08            | ns    |
|                   | -1             | 0.56              | 6.85            | 0.04             | 1.04            | 0.36              | 6.97            | 6.67            | 3.01            | 2.78            | 8.88             | 8.57             | ns    |
|                   | -2             | 0.49              | 6.01            | 0.03             | 0.91            | 0.32              | 6.12            | 5.86            | 2.64            | 2.44            | 7.79             | 7.53             | ns    |
| 8 mA              | Std.           | 0.66              | 7.50            | 0.04             | 1.22            | 0.43              | 7.64            | 7.30            | 3.61            | 3.41            | 9.88             | 9.53             | ns    |
|                   | -1             | 0.56              | 6.38            | 0.04             | 1.04            | 0.36              | 6.50            | 6.21            | 3.07            | 2.90            | 8.40             | 8.11             | ns    |
|                   | -2             | 0.49              | 5.60            | 0.03             | 0.91            | 0.32              | 5.71            | 5.45            | 2.69            | 2.55            | 7.38             | 7.12             | ns    |
| 12 mA             | Std.           | 0.66              | 7.29            | 0.04             | 1.22            | 0.43              | 7.23            | 7.29            | 3.71            | 3.95            | 9.47             | 9.53             | ns    |
|                   | -1             | 0.56              | 6.20            | 0.04             | 1.04            | 0.36              | 6.15            | 6.20            | 3.15            | 3.36            | 8.06             | 8.11             | ns    |
|                   | -2             | 0.49              | 5.45            | 0.03             | 0.91            | 0.32              | 5.40            | 5.45            | 2.77            | 2.95            | 7.07             | 7.12             | ns    |
| 16 mA             | Std.           | 0.66              | 7.29            | 0.04             | 1.22            | 0.43              | 7.23            | 7.29            | 3.71            | 3.95            | 9.47             | 9.53             | ns    |
|                   | –1             | 0.56              | 6.20            | 0.04             | 1.04            | 0.36              | 6.15            | 6.20            | 3.15            | 3.36            | 8.06             | 8.11             | ns    |
|                   | -2             | 0.49              | 5.45            | 0.03             | 0.91            | 0.32              | 5.40            | 5.45            | 2.77            | 2.95            | 7.07             | 7.12             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



#### Table 2-75 • 1.8 V LVCMOS Low Slew

Commercial-Case Conditions:  $T_J$  = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA              | Std.           | 0.66              | 15.01           | 0.04             | 1.20            | 0.43              | 13.15           | 15.01           | 1.99            | 1.99            | ns    |
|                   | -1             | 0.56              | 12.77           | 0.04             | 1.02            | 0.36              | 11.19           | 12.77           | 1.70            | 1.70            | ns    |
|                   | -2             | 0.49              | 11.21           | 0.03             | 0.90            | 0.32              | 9.82            | 11.21           | 1.49            | 1.49            | ns    |
| 4 mA              | Std.           | 0.66              | 10.10           | 0.04             | 1.20            | 0.43              | 9.55            | 10.10           | 2.41            | 2.37            | ns    |
|                   | -1             | 0.56              | 8.59            | 0.04             | 1.02            | 0.36              | 8.13            | 8.59            | 2.05            | 2.02            | ns    |
|                   | -2             | 0.49              | 7.54            | 0.03             | 0.90            | 0.32              | 7.13            | 7.54            | 1.80            | 1.77            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### 1.5 V LVCMOS (JESD8-11)

Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer.

# Table 2-76 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks

| 1.5 V<br>LVCMOS   |           | VIL         | VIH         |            | VOL         | VOH         | IOL | юн | IOSL                    | IOSH                    | IIL¹            | IIH <sup>2</sup> |
|-------------------|-----------|-------------|-------------|------------|-------------|-------------|-----|----|-------------------------|-------------------------|-----------------|------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.,<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup>  |
| 2 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 1.575      | 0.25 * VCCI | 0.75 * VCCI | 2   | 2  | 16                      | 13                      | 10              | 10               |
| 4 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 1.575      | 0.25 * VCCI | 0.75 * VCCI | 4   | 4  | 33                      | 25                      | 10              | 10               |
| 6 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 1.575      | 0.25 * VCCI | 0.75 * VCCI | 6   | 6  | 39                      | 32                      | 10              | 10               |
| 8 mA              | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 1.575      | 0.25 * VCCI | 0.75 * VCCI | 8   | 8  | 55                      | 66                      | 10              | 10               |
| 12 mA             | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 1.575      | 0.25 * VCCI | 0.75 * VCCI | 12  | 12 | 55                      | 66                      | 10              | 10               |

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.

### **Timing Characteristics**

| Combinatorial Cell | Equation                  | Parameter       | -2   | -1   | Std. | Units |
|--------------------|---------------------------|-----------------|------|------|------|-------|
| INV                | Y = !A                    | t <sub>PD</sub> | 0.40 | 0.46 | 0.54 | ns    |
| AND2               | $Y = A \cdot B$           | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns    |
| NAND2              | Y = !(A · B)              | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns    |
| OR2                | Y = A + B                 | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns    |
| NOR2               | Y = !(A + B)              | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns    |
| XOR2               | Y = A ⊕ B                 | t <sub>PD</sub> | 0.74 | 0.84 | 0.99 | ns    |
| MAJ3               | Y = MAJ(A, B, C)          | t <sub>PD</sub> | 0.70 | 0.79 | 0.93 | ns    |
| XOR3               | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 0.87 | 1.00 | 1.17 | ns    |
| MUX2               | Y = A !S + B S            | t <sub>PD</sub> | 0.51 | 0.58 | 0.68 | ns    |
| AND3               | $Y = A \cdot B \cdot C$   | t <sub>PD</sub> | 0.56 | 0.64 | 0.75 | ns    |

### Table 2-105 • Combinatorial Cell Propagation Delays

Commercial-Case Conditions: T<sub>1</sub> = 70°C, Worst-Case VCC = 1.425 V

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### VersaTile Specifications as a Sequential Module

The ProASIC3 library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *Fusion, IGLOO/e, and ProASIC3/E Macro Library Guide*.



Figure 2-26 • Sample of Sequential Cells



#### Timing Characteristics

#### Table 2-107 • A3P015 Global Resource

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -2                |                   | -                 | -1                | S                 | td.               |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.66              | 0.81              | 0.75              | 0.92              | 0.88              | 1.08              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.67              | 0.84              | 0.76              | 0.96              | 0.89              | 1.13              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.18              |                   | 0.21              |                   | 0.25              | ns    |

#### Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage-supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-108 • A3P030 Global Resource

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                | -                 | -1                | S                 |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.67              | 0.81              | 0.76              | 0.92              | 0.89              | 1.09              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.68              | 0.85              | 0.77              | 0.97              | 0.91              | 1.14              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.18              |                   | 0.21              |                   | 0.24              | ns    |

#### Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



#### Table 2-111 • A3P250 Global Resource

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

|                      |                                           | -                 | -2                |                   | -1                | S                 |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.80              | 1.01              | 0.91              | 1.15              | 1.07              | 1.36              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.78              | 1.04              | 0.89              | 1.18              | 1.04              | 1.39              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.34              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-112 • A3P400 Global Resource

```
Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V
```

|                      |                                           | -                 | -2                |                   | -1                | S                 | td.               |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 0.87              | 1.09              | 0.99              | 1.24              | 1.17              | 1.46              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 0.86              | 1.11              | 0.98              | 1.27              | 1.15              | 1.49              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75              |                   | 0.85              |                   | 1.00              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 0.85              |                   | 0.96              |                   | 1.13              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.26              |                   | 0.29              |                   | 0.34              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.





Figure 2-40 • FIFO EMPTY Flag and AEMPTY Flag Assertion



## **QN68 – Bottom View**



### Note

For more information on package drawings, see PD3068: Package Mechanical Drawings.



|            | QN132           |            | QN132           |            | QN132           |
|------------|-----------------|------------|-----------------|------------|-----------------|
| Pin Number | A3P030 Function | Pin Number | A3P030 Function | Pin Number | A3P030 Function |
| A1         | IO01RSB1        | A37        | IO26RSB0        | B25        | GND             |
| A2         | IO81RSB1        | A38        | IO23RSB0        | B26        | NC              |
| A3         | NC              | A39        | NC              | B27        | IO41RSB0        |
| A4         | IO80RSB1        | A40        | IO22RSB0        | B28        | GND             |
| A5         | GEC0/IO77RSB1   | A41        | IO20RSB0        | B29        | GDA0/IO37RSB0   |
| A6         | NC              | A42        | IO18RSB0        | B30        | NC              |
| A7         | GEB0/IO75RSB1   | A43        | VCC             | B31        | GND             |
| A8         | IO73RSB1        | A44        | IO15RSB0        | B32        | IO33RSB0        |
| A9         | NC              | A45        | IO12RSB0        | B33        | IO30RSB0        |
| A10        | VCC             | A46        | IO10RSB0        | B34        | IO27RSB0        |
| A11        | IO71RSB1        | A47        | IO09RSB0        | B35        | IO24RSB0        |
| A12        | IO68RSB1        | A48        | IO06RSB0        | B36        | GND             |
| A13        | IO63RSB1        | B1         | IO02RSB1        | B37        | IO21RSB0        |
| A14        | IO60RSB1        | B2         | IO82RSB1        | B38        | IO19RSB0        |
| A15        | NC              | B3         | GND             | B39        | GND             |
| A16        | IO59RSB1        | B4         | IO79RSB1        | B40        | IO16RSB0        |
| A17        | IO57RSB1        | B5         | NC              | B41        | IO13RSB0        |
| A18        | VCC             | B6         | GND             | B42        | GND             |
| A19        | IO54RSB1        | B7         | IO74RSB1        | B43        | IO08RSB0        |
| A20        | IO52RSB1        | B8         | NC              | B44        | IO05RSB0        |
| A21        | IO49RSB1        | B9         | GND             | C1         | IO03RSB1        |
| A22        | IO48RSB1        | B10        | IO70RSB1        | C2         | IO00RSB1        |
| A23        | IO47RSB1        | B11        | IO67RSB1        | C3         | NC              |
| A24        | TDI             | B12        | IO64RSB1        | C4         | IO78RSB1        |
| A25        | TRST            | B13        | IO61RSB1        | C5         | GEA0/IO76RSB1   |
| A26        | IO44RSB0        | B14        | GND             | C6         | NC              |
| A27        | NC              | B15        | IO58RSB1        | C7         | NC              |
| A28        | IO43RSB0        | B16        | IO56RSB1        | C8         | VCCIB1          |
| A29        | IO42RSB0        | B17        | GND             | C9         | IO69RSB1        |
| A30        | IO40RSB0        | B18        | IO53RSB1        | C10        | IO66RSB1        |
| A31        | IO39RSB0        | B19        | IO50RSB1        | C11        | IO65RSB1        |
| A32        | GDC0/IO36RSB0   | B20        | GND             | C12        | IO62RSB1        |
| A33        | NC              | B21        | IO46RSB1        | C13        | NC              |
| A34        | VCC             | B22        | TMS             | C14        | NC              |
| A35        | IO34RSB0        | B23        | TDO             | C15        | IO55RSB1        |
| A36        | IO31RSB0        | B24        | IO45RSB0        | C16        | VCCIB1          |



Package Pin Assignments

| QN132      |                 |  |  |
|------------|-----------------|--|--|
| Pin Number | A3P125 Function |  |  |
| C17        | IO83RSB1        |  |  |
| C18        | VCCIB1          |  |  |
| C19        | ТСК             |  |  |
| C20        | VMV1            |  |  |
| C21        | VPUMP           |  |  |
| C22        | VJTAG           |  |  |
| C23        | VCCIB0          |  |  |
| C24        | NC              |  |  |
| C25        | NC              |  |  |
| C26        | GCA1/IO55RSB0   |  |  |
| C27        | GCC0/IO52RSB0   |  |  |
| C28        | VCCIB0          |  |  |
| C29        | IO42RSB0        |  |  |
| C30        | GNDQ            |  |  |
| C31        | GBA1/IO40RSB0   |  |  |
| C32        | GBB0/IO37RSB0   |  |  |
| C33        | VCC             |  |  |
| C34        | IO24RSB0        |  |  |
| C35        | IO19RSB0        |  |  |
| C36        | IO16RSB0        |  |  |
| C37        | IO10RSB0        |  |  |
| C38        | VCCIB0          |  |  |
| C39        | GAB1/IO03RSB0   |  |  |
| C40        | VMV0            |  |  |
| D1         | GND             |  |  |
| D2         | GND             |  |  |
| D3         | GND             |  |  |
| D4         | GND             |  |  |



|            | QN132           | QN132      |                 | QN132      |                 |
|------------|-----------------|------------|-----------------|------------|-----------------|
| Pin Number | A3P250 Function | Pin Number | A3P250 Function | Pin Number | A3P250 Function |
| A1         | GAB2/IO117UPB3  | A37        | GBB1/IO38RSB0   | B25        | GND             |
| A2         | IO117VPB3       | A38        | GBC0/IO35RSB0   | B26        | IO54PDB1        |
| A3         | VCCIB3          | A39        | VCCIB0          | B27        | GCB2/IO52PDB1   |
| A4         | GFC1/IO110PDB3  | A40        | IO28RSB0        | B28        | GND             |
| A5         | GFB0/IO109NPB3  | A41        | IO22RSB0        | B29        | GCB0/IO49NDB1   |
| A6         | VCCPLF          | A42        | IO18RSB0        | B30        | GCC1/IO48PDB1   |
| A7         | GFA1/IO108PPB3  | A43        | IO14RSB0        | B31        | GND             |
| A8         | GFC2/IO105PPB3  | A44        | IO11RSB0        | B32        | GBB2/IO42PDB1   |
| A9         | IO103NDB3       | A45        | IO07RSB0        | B33        | VMV1            |
| A10        | VCC             | A46        | VCC             | B34        | GBA0/IO39RSB0   |
| A11        | GEA1/IO98PPB3   | A47        | GAC1/IO05RSB0   | B35        | GBC1/IO36RSB0   |
| A12        | GEA0/IO98NPB3   | A48        | GAB0/IO02RSB0   | B36        | GND             |
| A13        | GEC2/IO95RSB2   | B1         | IO118VDB3       | B37        | IO26RSB0        |
| A14        | IO91RSB2        | B2         | GAC2/IO116UDB3  | B38        | IO21RSB0        |
| A15        | VCC             | B3         | GND             | B39        | GND             |
| A16        | IO90RSB2        | B4         | GFC0/IO110NDB3  | B40        | IO13RSB0        |
| A17        | IO87RSB2        | B5         | VCOMPLF         | B41        | IO08RSB0        |
| A18        | IO85RSB2        | B6         | GND             | B42        | GND             |
| A19        | IO82RSB2        | B7         | GFB2/IO106PSB3  | B43        | GAC0/IO04RSB0   |
| A20        | IO76RSB2        | B8         | IO103PDB3       | B44        | GNDQ            |
| A21        | IO70RSB2        | B9         | GND             | C1         | GAA2/IO118UDB3  |
| A22        | VCC             | B10        | GEB0/IO99NDB3   | C2         | IO116VDB3       |
| A23        | GDB2/IO62RSB2   | B11        | VMV3            | C3         | VCC             |
| A24        | TDI             | B12        | GEB2/IO96RSB2   | C4         | GFB1/IO109PPB3  |
| A25        | TRST            | B13        | IO92RSB2        | C5         | GFA0/IO108NPB3  |
| A26        | GDC1/IO58UDB1   | B14        | GND             | C6         | GFA2/IO107PSB3  |
| A27        | VCC             | B15        | IO89RSB2        | C7         | IO105NPB3       |
| A28        | IO54NDB1        | B16        | IO86RSB2        | C8         | VCCIB3          |
| A29        | IO52NDB1        | B17        | GND             | C9         | GEB1/IO99PDB3   |
| A30        | GCA2/IO51PPB1   | B18        | IO78RSB2        | C10        | GNDQ            |
| A31        | GCA0/IO50NPB1   | B19        | IO72RSB2        | C11        | GEA2/IO97RSB2   |
| A32        | GCB1/IO49PDB1   | B20        | GND             | C12        | IO94RSB2        |
| A33        | IO47NSB1        | B21        | GNDQ            | C13        | VCCIB2          |
| A34        | VCC             | B22        | TMS             | C14        | IO88RSB2        |
| A35        | IO41NPB1        | B23        | TDO             | C15        | IO84RSB2        |
| A36        | GBA2/IO41PPB1   | B24        | GDC0/IO58VDB1   | C16        | IO80RSB2        |

## 🌜 Microsemi.

Package Pin Assignments

|            | TQ144           |            | TQ144           | TQ144                   |               |
|------------|-----------------|------------|-----------------|-------------------------|---------------|
| Pin Number | A3P125 Function | Pin Number | A3P125 Function | Pin Number A3P125 Funct |               |
| 1          | GAA2/IO67RSB1   | 37         | NC              | 73                      | VPUMP         |
| 2          | IO68RSB1        | 38         | GEA2/IO106RSB1  | 74                      | NC            |
| 3          | GAB2/IO69RSB1   | 39         | GEB2/IO105RSB1  | 75                      | TDO           |
| 4          | IO132RSB1       | 40         | GEC2/IO104RSB1  | 76                      | TRST          |
| 5          | GAC2/IO131RSB1  | 41         | IO103RSB1       | 77                      | VJTAG         |
| 6          | IO130RSB1       | 42         | IO102RSB1       | 78                      | GDA0/IO66RSB0 |
| 7          | IO129RSB1       | 43         | IO101RSB1       | 79                      | GDB0/IO64RSB0 |
| 8          | IO128RSB1       | 44         | IO100RSB1       | 80                      | GDB1/IO63RSB0 |
| 9          | VCC             | 45         | VCC             | 81                      | VCCIB0        |
| 10         | GND             | 46         | GND             | 82                      | GND           |
| 11         | VCCIB1          | 47         | VCCIB1          | 83                      | IO60RSB0      |
| 12         | IO127RSB1       | 48         | IO99RSB1        | 84                      | GCC2/IO59RSB0 |
| 13         | GFC1/IO126RSB1  | 49         | IO97RSB1        | 85                      | GCB2/IO58RSB0 |
| 14         | GFC0/IO125RSB1  | 50         | IO95RSB1        | 86                      | GCA2/IO57RSB0 |
| 15         | GFB1/IO124RSB1  | 51         | IO93RSB1        | 87                      | GCA0/IO56RSB0 |
| 16         | GFB0/IO123RSB1  | 52         | IO92RSB1        | 88                      | GCA1/IO55RSB0 |
| 17         | VCOMPLF         | 53         | IO90RSB1        | 89                      | GCB0/IO54RSB0 |
| 18         | GFA0/IO122RSB1  | 54         | IO88RSB1        | 90                      | GCB1/IO53RSB0 |
| 19         | VCCPLF          | 55         | IO86RSB1        | 91                      | GCC0/IO52RSB0 |
| 20         | GFA1/IO121RSB1  | 56         | IO84RSB1        | 92                      | GCC1/IO51RSB0 |
| 21         | GFA2/IO120RSB1  | 57         | IO83RSB1        | 93                      | IO50RSB0      |
| 22         | GFB2/IO119RSB1  | 58         | IO82RSB1        | 94                      | IO49RSB0      |
| 23         | GFC2/IO118RSB1  | 59         | IO81RSB1        | 95                      | NC            |
| 24         | IO117RSB1       | 60         | IO80RSB1        | 96                      | NC            |
| 25         | IO116RSB1       | 61         | IO79RSB1        | 97                      | NC            |
| 26         | IO115RSB1       | 62         | VCC             | 98                      | VCCIB0        |
| 27         | GND             | 63         | GND             | 99                      | GND           |
| 28         | VCCIB1          | 64         | VCCIB1          | 100                     | VCC           |
| 29         | GEC1/IO112RSB1  | 65         | GDC2/IO72RSB1   | 101                     | IO47RSB0      |
| 30         | GEC0/IO111RSB1  | 66         | GDB2/IO71RSB1   | 102                     | GBC2/IO45RSB0 |
| 31         | GEB1/IO110RSB1  | 67         | GDA2/IO70RSB1   | 103                     | IO44RSB0      |
| 32         | GEB0/IO109RSB1  | 68         | GNDQ            | 104                     | GBB2/IO43RSB0 |
| 33         | GEA1/IO108RSB1  | 69         | ТСК             | 105                     | IO42RSB0      |
| 34         | GEA0/IO107RSB1  | 70         | TDI             | 106                     | GBA2/IO41RSB0 |
| 35         | VMV1            | 71         | TMS             | 107                     | VMV0          |
| 36         | GNDQ            | 72         | VMV1            | 108                     | GNDQ          |



| FG256                      |               |  |  |  |
|----------------------------|---------------|--|--|--|
| Pin Number A3P250 Function |               |  |  |  |
| P9                         | IO76RSB2      |  |  |  |
| P10                        | IO71RSB2      |  |  |  |
| P11                        | IO66RSB2      |  |  |  |
| P12                        | NC            |  |  |  |
| P13                        | ТСК           |  |  |  |
| P14                        | VPUMP         |  |  |  |
| P15                        | TRST          |  |  |  |
| P16                        | GDA0/IO60VDB1 |  |  |  |
| R1                         | GEA1/IO98PDB3 |  |  |  |
| R2                         | GEA0/IO98NDB3 |  |  |  |
| R3                         | NC            |  |  |  |
| R4                         | GEC2/IO95RSB2 |  |  |  |
| R5                         | IO91RSB2      |  |  |  |
| R6                         | IO88RSB2      |  |  |  |
| R7                         | IO84RSB2      |  |  |  |
| R8                         | IO80RSB2      |  |  |  |
| R9                         | IO77RSB2      |  |  |  |
| R10                        | IO72RSB2      |  |  |  |
| R11                        | IO68RSB2      |  |  |  |
| R12                        | IO65RSB2      |  |  |  |
| R13                        | GDB2/IO62RSB2 |  |  |  |
| R14                        | TDI           |  |  |  |
| R15                        | NC            |  |  |  |
| R16                        | TDO           |  |  |  |
| T1                         | GND           |  |  |  |
| T2                         | IO94RSB2      |  |  |  |
| Т3                         | GEB2/IO96RSB2 |  |  |  |
| T4                         | IO93RSB2      |  |  |  |
| Τ5                         | IO90RSB2      |  |  |  |
| Т6                         | IO87RSB2      |  |  |  |
| Τ7                         | IO83RSB2      |  |  |  |
| Т8                         | IO79RSB2      |  |  |  |
| Т9                         | IO78RSB2      |  |  |  |
| T10                        | IO73RSB2      |  |  |  |
| T11                        | IO70RSB2      |  |  |  |
| T12                        | GDC2/IO63RSB2 |  |  |  |

| FG256      |                 |  |  |
|------------|-----------------|--|--|
| Pin Number | A3P250 Function |  |  |
| T13        | IO67RSB2        |  |  |
| T14        | GDA2/IO61RSB2   |  |  |
| T15        | TMS             |  |  |
| T16        | GND             |  |  |



Datasheet Information

| Revision                                                                 | Changes                                                                                                                                                                                                                                                                                                  | Page       |
|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| <b>Revision 5 (Aug 2008)</b><br>DC and Switching<br>Characteristics v1.3 | TJ, Maximum Junction Temperature, was changed to 100° from 110° in the "Thermal Characteristics" section and EQ 1. The calculated result of Maximum Power Allowed has thus changed to 1.463 W from 1.951 W.                                                                                              | 2-6        |
|                                                                          | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics.                                                                                                                                                                                                         | 2-7        |
|                                                                          | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. $P_{AC14}$ was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new.                           | 2-11, 2-12 |
|                                                                          | The "PLL Contribution—PPLL" section was updated to change the P <sub>PLL</sub> formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ .                                                                                                                                    | 2-14       |
|                                                                          | Both fall and rise values were included for $t_{\mbox{DDRISUD}}$ and $t_{\mbox{DDRIHD}}$ in Table 2-102 $\bullet$ Input DDR Propagation Delays.                                                                                                                                                          | 2-78       |
|                                                                          | Table 2-107 • A3P015 Global Resource is new.                                                                                                                                                                                                                                                             | 2-86       |
|                                                                          | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification.                                                                                                                                                         | 2-90       |
| <b>Revision 4 (Jun 2008)</b><br>DC and Switching<br>Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed.                                                                                                                                                                        | 2-2        |
|                                                                          | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3        |
|                                                                          | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power.                                                                                                                                                                     | 2-7        |
|                                                                          | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X.                                                                                                                                                                                                  | 2-27       |
|                                                                          | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated.                                                                                                                                                                                                                            | 2-66       |
| Revision 3 (Jun 2008)<br>Packaging v1.3                                  | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram.                                                                                                                                                                                                  | 4-3        |
|                                                                          | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new.                                                                                                                                              | 4-6        |
| Revision 2 (Feb 2008)<br>Product Brief v1.0                              | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview.                                | N/A        |
|                                                                          | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated:                                                                                                                           | N/A        |
|                                                                          | "Features and Benefits"                                                                                                                                                                                                                                                                                  |            |
|                                                                          | "ProASIC3 Ordering Information"                                                                                                                                                                                                                                                                          |            |
|                                                                          | "Temperature Grade Offerings"                                                                                                                                                                                                                                                                            |            |
|                                                                          | "ProASIC3 Flash Family FPGAs"                                                                                                                                                                                                                                                                            |            |
|                                                                          | "A3P015 and A3P030" note                                                                                                                                                                                                                                                                                 |            |
|                                                                          | Introduction and Overview (NA)                                                                                                                                                                                                                                                                           |            |



Datasheet Information

| Revision     | Changes                                                                                                                       | Page             |
|--------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|
| Advance v0.3 | The "PLL Macro" section was updated. EXTFB information was removed from this section.                                         | 2-15             |
|              | The CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> was updated in Table 2-<br>11 • ProASIC3 CCC/PLL Specification | 2-29             |
|              | EXTFB was removed from Figure 2-27 • CCC/PLL Macro.                                                                           | 2-28             |
|              | Table 2-13 • ProASIC3 I/O Features was updated.                                                                               | 2-30             |
|              | The "Hot-Swap Support" section was updated.                                                                                   | 2-33             |
|              | The "Cold-Sparing Support" section was updated.                                                                               | 2-34             |
|              | "Electrostatic Discharge (ESD) Protection" section was updated.                                                               | 2-35             |
|              | The LVPECL specification in Table 2-43 • I/O Hot-Swap and 5 V Input Tolerance Capabilities in ProASIC3 Devices was updated.   | 2-64             |
|              | In the Bank 1 area of Figure 2-72, VMV2 was changed to VMV1 and VCCIB2 was changed to VCC_IB1.                                | 2-97             |
|              | The VJTAG and I/O pin descriptions were updated in the "Pin Descriptions" section.                                            | 2-50             |
|              | The "JTAG Pins" section was updated.                                                                                          | 2-51             |
|              | "128-Bit AES Decryption" section was updated to include M7 device information.                                                | 2-53             |
|              | Table 3-6 was updated.                                                                                                        | 3-6              |
|              | Table 3-7 was updated.                                                                                                        | 3-6              |
|              | In Table 3-11, PAC4 was updated.                                                                                              | 3-93-8           |
|              | Table 3-20 was updated.                                                                                                       | 3-20             |
|              | The note in Table 3-32 was updated.                                                                                           | 3-27             |
|              | All Timing Characteristics tables were updated from LVTTL to Register Delays                                                  | 3-31 to 3-<br>73 |
|              | The Timing Characteristics for RAM4K9, RAM512X18, and FIFO were updated.                                                      | 3-85 to<br>3-90  |
|              | F <sub>TCKMAX</sub> was updated in Table 3-110.                                                                               | 3-97             |
| Advance v0.2 | Figure 2-11 was updated.                                                                                                      | 2-9              |
|              | The "Clock Resources (VersaNets)" section was updated.                                                                        | 2-9              |
|              | The "VersaNet Global Networks and Spine Access" section was updated.                                                          | 2-9              |
|              | The "PLL Macro" section was updated.                                                                                          | 2-15             |
|              | Figure 2-27 was updated.                                                                                                      | 2-28             |
|              | Figure 2-20 was updated.                                                                                                      | 2-19             |
|              | Table 2-5 was updated.                                                                                                        | 2-25             |
|              | Table 2-6 was updated.                                                                                                        | 2-25             |
|              | The "FIFO Flag Usage Considerations" section was updated.                                                                     | 2-27             |
|              | Table 2-13 was updated.                                                                                                       | 2-30             |
|              | Figure 2-24 was updated.                                                                                                      | 2-31             |
|              | The "Cold-Sparing Support" section is new.                                                                                    | 2-34             |