Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 36864 | | Number of I/O | 151 | | Number of Gates | 250000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/a3p250-pqg208i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # ProASIC3 Device Family Overview ProASIC3 DC and Switching Characteristics Pin Descriptions Package Pin Assignments QN68 – Bottom View ......4-3 **Datasheet Information** #### User Nonvolatile FlashROM ProASIC3 devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications: - · Internet protocol addressing (wireless or fixed) - System calibration settings - · Device serialization and/or inventory control - Subscription-based business models (for example, set-top boxes) - · Secure key storage for secure communications algorithms - Asset management/tracking - Date stamping - · Version management The FlashROM is written using the standard ProASIC3 IEEE 1532 JTAG programming interface. The core can be individually programmed (erased and written), and on-chip AES decryption can be used selectively to securely load data over public networks (except in the A3P015 and A3P030 devices), as in security keys stored in the FlashROM for a user design. The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array. The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte. The ProASIC3 development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents. #### SRAM and FIFO ProASIC3 devices (except the A3P015 and A3P030 devices) have embedded SRAM blocks along their north and south sides. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using the UJTAG macro (except in A3P015 and A3P030 devices). In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The FIFO width and depth are programmable. The FIFO also features programmable Almost Empty (AEMPTY) and Almost Full (AFULL) flags in addition to the normal Empty and Full flags. The embedded FIFO control unit contains the counters necessary for generation of the read and write address pointers. The embedded SRAM/FIFO blocks can be cascaded to create larger configurations. #### PLL and CCC ProASIC3 devices provide designers with very flexible clock conditioning capabilities. Each member of the ProASIC3 family contains six CCCs. One CCC (center west side) has a PLL. The A3P015 and A3P030 devices do not have a PLL. The six CCC blocks are located at the four corners and the centers of the east and west sides. All six CCC blocks are usable; the four corner CCCs and the east CCC allow simple clock delay operations as well as clock spine access. The inputs of the six CCC blocks are accessible from the FPGA core or from one of several inputs located near the CCC that have dedicated connections to the CCC block. 1-5 Revision 18 0 - I/O is set to drive out logic Low Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming Z -Tristate: I/O is tristated Figure 1-4 • I/O States During Programming Window 6. Click OK to return to the FlashPoint – Programming File Generator window. Note: I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation. Revision 18 1-8 # **Power Consumption of Various Internal Resources** Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices | | | | Device Specific Dynamic Contributions (µW/MHz) | | | | | | | |-----------|----------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------|------------------|--------|---------|--------|--------|--------| | Parameter | Definition | A3P1000 | A3P600 | A3P400 | A3P250 | A3P125 | A3P060 | A3P030 | A3P015 | | PAC1 | Clock contribution of a Global Rib | 14.50 | 12.80 | 12.80 | 11.00 | 11.00 | 9.30 | 9.30 | 9.30 | | PAC2 | Clock contribution of a Global Spine | 2.48 | 1.85 | 1.35 | 1.58 | 0.81 | 0.81 | 0.41 | 0.41 | | PAC3 | Clock contribution of a VersaTile row | | | | 0.8 | 1 | | | | | PAC4 | Clock contribution of a VersaTile used as a sequential module | | | | 0.1 | 2 | | | | | PAC5 | First contribution of a VersaTile used as a sequential module | | | | 0.0 | 7 | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.29 | | | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial Module | | | | 0.2 | 9 | | | | | PAC8 | Average contribution of a routing net | | | | 0.7 | 0 | | | | | PAC9 | Contribution of an I/O input pin (standard dependent) | | See | Table 2<br>Table | | age 2-7 | | gh | | | PAC10 | Contribution of an I/O output pin (standard dependent) | See Table 2-11 on page 2-9 through Table 2-13 on page 2-10. | | | | | | | | | PAC11 | Average contribution of a RAM block during a read operation | 25.00 | | | | | | | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 | | | | | | | | | PAC13 | Dynamic contribution for PLL 2.60 | | | | | | | | | Note: \*For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi Power spreadsheet calculator or SmartPower tool in Libero SoC software. 2-11 Revision 18 ### **User I/O Characteristics** # **Timing Model** Figure 2-3 • Timing Model Operating Conditions: -2 Speed, Commercial Temperature Range (T<sub>J</sub> = 70°C), Worst Case VCC = 1.425 V 2-15 Revision 18 ### Single-Ended I/O Characteristics ### 3.3 V LVTTL / 3.3 V LVCMOS Low-Voltage Transistor–Transistor Logic (LVTTL) is a general-purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer. Table 2-37 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | V | TL T | v | TH . | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------------------|----------|----------|----------|----------|----------|----------|-----|----|------------------------|------------------------|-------------------------|-------------------------| | Drive Strength | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 | | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 | | 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 127 | 132 | 10 | 10 | | 24 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 24 | 24 | 181 | 268 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Table 2-38 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | V | ΊL | V | ΙΗ | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------------------|----------|----------|----------|----------|----------|----------|-----|----|------------------------|------------------------|-------------------------|-------------------------| | Drive Strength | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 | | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 | | 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 109 | 103 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Revision 18 2-32 Table 2-52 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 0.60 | 11.14 | 0.04 | 1.52 | 0.43 | 11.14 | 9.54 | 3.51 | 3.61 | 14.53 | 12.94 | ns | | | | <b>–1</b> | 0.51 | 9.48 | 0.04 | 1.29 | 0.36 | 9.48 | 8.12 | 2.99 | 3.07 | 12.36 | 11.00 | ns | | | | -2 | 0.45 | 8.32 | 0.03 | 1.14 | 0.32 | 8.32 | 7.13 | 2.62 | 2.70 | 10.85 | 9.66 | ns | | 100 μΑ | 4 mA | Std. | 0.60 | 6.96 | 0.04 | 1.52 | 0.43 | 6.96 | 5.79 | 3.99 | 4.45 | 10.35 | 9.19 | ns | | | | <b>–1</b> | 0.51 | 5.92 | 0.04 | 1.29 | 0.36 | 5.92 | 4.93 | 3.39 | 3.78 | 8.81 | 7.82 | ns | | | | -2 | 0.45 | 5.20 | 0.03 | 1.14 | 0.32 | 5.20 | 4.33 | 2.98 | 3.32 | 7.73 | 6.86 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 6.96 | 0.04 | 1.52 | 0.43 | 6.96 | 5.79 | 3.99 | 4.45 | 10.35 | 9.19 | ns | | | | -1 | 0.51 | 5.92 | 0.04 | 1.29 | 0.36 | 5.92 | 4.93 | 3.39 | 3.78 | 8.81 | 7.82 | ns | | | | -2 | 0.45 | 5.20 | 0.03 | 1.14 | 0.32 | 5.20 | 4.33 | 2.98 | 3.32 | 7.73 | 6.86 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 4.89 | 0.04 | 1.52 | 0.43 | 4.89 | 3.92 | 4.31 | 4.98 | 8.28 | 7.32 | ns | | | | <b>–1</b> | 0.51 | 4.16 | 0.04 | 1.29 | 0.36 | 4.16 | 3.34 | 3.67 | 4.24 | 7.04 | 6.22 | ns | | | | -2 | 0.45 | 3.65 | 0.03 | 1.14 | 0.32 | 3.65 | 2.93 | 3.22 | 3.72 | 6.18 | 5.46 | ns | | 100 μΑ | 16 mA | Std. | 0.60 | 4.89 | 0.04 | 1.52 | 0.43 | 4.89 | 3.92 | 4.31 | 4.98 | 8.28 | 7.32 | ns | | | | -1 | 0.51 | 4.16 | 0.04 | 1.29 | 0.36 | 4.16 | 3.34 | 3.67 | 4.24 | 7.04 | 6.22 | ns | | | | -2 | 0.45 | 3.65 | 0.03 | 1.14 | 0.32 | 3.65 | 2.93 | 3.22 | 3.72 | 6.18 | 5.46 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is $\pm 100~\mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. Software default selection highlighted in gray. - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-43 Revision 18 Table 2-64 • 2.5 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 8.20 | 0.04 | 1.29 | 0.43 | 7.24 | 8.20 | 2.03 | 1.91 | ns | | | <b>–</b> 1 | 0.56 | 6.98 | 0.04 | 1.10 | 0.36 | 6.16 | 6.98 | 1.73 | 1.62 | ns | | | -2 | 0.49 | 6.13 | 0.03 | 0.96 | 0.32 | 5.41 | 6.13 | 1.52 | 1.43 | ns | | 4 mA | Std. | 0.66 | 8.20 | 0.04 | 1.29 | 0.43 | 7.24 | 8.20 | 2.03 | 1.91 | ns | | | -1 | 0.56 | 6.98 | 0.04 | 1.10 | 0.36 | 6.16 | 6.98 | 1.73 | 1.62 | ns | | | -2 | 0.49 | 6.13 | 0.03 | 0.96 | 0.32 | 5.41 | 6.13 | 1.52 | 1.43 | ns | | 6 mA | Std. | 0.66 | 4.77 | 0.04 | 1.29 | 0.43 | 4.55 | 4.77 | 2.38 | 2.55 | ns | | | -1 | 0.56 | 4.05 | 0.04 | 1.10 | 0.36 | 3.87 | 4.05 | 2.03 | 2.17 | ns | | | -2 | 0.49 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns | | 8 mA | Std. | 0.66 | 4.77 | 0.04 | 1.29 | 0.43 | 4.55 | 4.77 | 2.38 | 2.55 | ns | | | -1 | 0.56 | 4.05 | 0.04 | 1.10 | 0.36 | 3.87 | 4.05 | 2.03 | 2.17 | ns | | | -2 | 0.49 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-65 • 2.5 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 11.00 | 0.04 | 1.29 | 0.43 | 10.37 | 11.00 | 2.03 | 1.83 | ns | | | -1 | 0.56 | 9.35 | 0.04 | 1.10 | 0.36 | 8.83 | 9.35 | 1.73 | 1.56 | ns | | | -2 | 0.49 | 8.21 | 0.03 | 0.96 | 0.32 | 7.75 | 8.21 | 1.52 | 1.37 | ns | | 4 mA | Std. | 0.66 | 11.00 | 0.04 | 1.29 | 0.43 | 10.37 | 11.00 | 2.03 | 1.83 | ns | | | -1 | 0.56 | 9.35 | 0.04 | 1.10 | 0.36 | 8.83 | 9.35 | 1.73 | 1.56 | ns | | | -2 | 0.49 | 8.21 | 0.03 | 0.96 | 0.32 | 7.75 | 8.21 | 1.52 | 1.37 | ns | | 6 mA | Std. | 0.66 | 7.50 | 0.04 | 1.29 | 0.43 | 7.36 | 7.50 | 2.39 | 2.46 | ns | | | -1 | 0.56 | 6.38 | 0.04 | 1.10 | 0.36 | 6.26 | 6.38 | 2.03 | 2.10 | ns | | | -2 | 0.49 | 5.60 | 0.03 | 0.96 | 0.32 | 5.49 | 5.60 | 1.78 | 1.84 | ns | | 8 mA | Std. | 0.66 | 7.50 | 0.04 | 1.29 | 0.43 | 7.36 | 7.50 | 2.39 | 2.46 | ns | | | -1 | 0.56 | 6.38 | 0.04 | 1.10 | 0.36 | 6.26 | 6.38 | 2.03 | 2.10 | ns | | | -2 | 0.49 | 5.60 | 0.03 | 0.96 | 0.32 | 5.49 | 5.60 | 1.78 | 1.84 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Revision 18 2-52 Table 2-113 • A3P600 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | - | -2 | | -1 | St | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.87 | 1.09 | 0.99 | 1.24 | 1.17 | 1.46 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.86 | 1.11 | 0.98 | 1.27 | 1.15 | 1.49 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.34 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-114 • A3P1000 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | - | -2 | | ·1 | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.94 | 1.16 | 1.07 | 1.32 | 1.26 | 1.55 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.93 | 1.19 | 1.06 | 1.35 | 1.24 | 1.59 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.35 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-89 Revision 18 Figure 2-39 • FIFO Reset Figure 2-40 • FIFO EMPTY Flag and AEMPTY Flag Assertion Revision 18 2-100 Table 2-123 • A3P250 FIFO 4k×1 (continued) Worst Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | Parameter | Description | -2 | <b>-1</b> | Std. | Units | |----------------------|------------------------------------------------|------|-----------|------|-------| | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 6.13 | 6.98 | 8.20 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on DO (pass-through) | | 1.05 | 1.23 | ns | | | RESET Low to Data Out Low on DO (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum Frequency | 310 | 272 | 231 | MHz | # **Embedded FlashROM Characteristics** Figure 2-44 • Timing Diagram # **Timing Characteristics** Table 2-124 • Embedded FlashROM Access Time | Parameter | Description | -2 | -1 | Std. | Units | |-------------------|-------------------------|-------|-------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.53 | 0.61 | 0.71 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 21.42 | 24.40 | 28.68 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 15 | 15 | 15 | MHz | 2-107 Revision 18 | | QN132 | | | | | | | | | |------------|-----------------|--|--|--|--|--|--|--|--| | Pin Number | A3P030 Function | | | | | | | | | | C17 | IO51RSB1 | | | | | | | | | | C18 | NC | | | | | | | | | | C19 | TCK | | | | | | | | | | C20 | NC | | | | | | | | | | C21 | VPUMP | | | | | | | | | | C22 | VJTAG | | | | | | | | | | C23 | NC | | | | | | | | | | C24 | NC | | | | | | | | | | C25 | NC | | | | | | | | | | C26 | GDB0/IO38RSB0 | | | | | | | | | | C27 | NC | | | | | | | | | | C28 | VCCIB0 | | | | | | | | | | C29 | IO32RSB0 | | | | | | | | | | C30 | IO29RSB0 | | | | | | | | | | C31 | IO28RSB0 | | | | | | | | | | C32 | IO25RSB0 | | | | | | | | | | C33 | NC | | | | | | | | | | C34 | NC | | | | | | | | | | C35 | VCCIB0 | | | | | | | | | | C36 | IO17RSB0 | | | | | | | | | | C37 | IO14RSB0 | | | | | | | | | | C38 | IO11RSB0 | | | | | | | | | | C39 | IO07RSB0 | | | | | | | | | | C40 | IO04RSB0 | | | | | | | | | | D1 | GND | | | | | | | | | | D2 | GND | | | | | | | | | | D3 | GND | | | | | | | | | | D4 | GND | | | | | | | | | 4-8 Revision 18 | , | TQ144 | | |------------|-----------------|--| | Pin Number | A3P125 Function | | | 1 | GAA2/IO67RSB1 | | | 2 | IO68RSB1 | | | 3 | GAB2/IO69RSB1 | | | 4 | IO132RSB1 | | | 5 | GAC2/IO131RSB1 | | | 6 | IO130RSB1 | | | 7 | IO129RSB1 | | | 8 | IO128RSB1 | | | 9 | VCC | | | 10 | GND | | | 11 | VCCIB1 | | | 12 | IO127RSB1 | | | 13 | GFC1/IO126RSB1 | | | 14 | GFC0/IO125RSB1 | | | 15 | GFB1/IO124RSB1 | | | 16 | GFB0/IO123RSB1 | | | 17 | VCOMPLF | | | 18 | GFA0/IO122RSB1 | | | 19 | VCCPLF | | | 20 | GFA1/IO121RSB1 | | | 21 | GFA2/IO120RSB1 | | | 22 | GFB2/IO119RSB1 | | | 23 | GFC2/IO118RSB1 | | | 24 | IO117RSB1 | | | 25 | IO116RSB1 | | | 26 | IO115RSB1 | | | 27 | GND | | | 28 | VCCIB1 | | | 29 | GEC1/IO112RSB1 | | | 30 | GEC0/IO111RSB1 | | | 31 | GEB1/IO110RSB1 | | | 32 | GEB0/IO109RSB1 | | | 33 | GEA1/IO108RSB1 | | | 34 | GEA0/IO107RSB1 | | | 35 | VMV1 | | | 36 | GNDQ | | | T0444 | | |------------|-----------------| | TQ144 | | | Pin Number | A3P125 Function | | 37 | NC | | 38 | GEA2/IO106RSB1 | | 39 | GEB2/IO105RSB1 | | 40 | GEC2/IO104RSB1 | | 41 | IO103RSB1 | | 42 | IO102RSB1 | | 43 | IO101RSB1 | | 44 | IO100RSB1 | | 45 | VCC | | 46 | GND | | 47 | VCCIB1 | | 48 | IO99RSB1 | | 49 | IO97RSB1 | | 50 | IO95RSB1 | | 51 | IO93RSB1 | | 52 | IO92RSB1 | | 53 | IO90RSB1 | | 54 | IO88RSB1 | | 55 | IO86RSB1 | | 56 | IO84RSB1 | | 57 | IO83RSB1 | | 58 | IO82RSB1 | | 59 | IO81RSB1 | | 60 | IO80RSB1 | | 61 | IO79RSB1 | | 62 | VCC | | 63 | GND | | 64 | VCCIB1 | | 65 | GDC2/IO72RSB1 | | 66 | GDB2/IO71RSB1 | | 67 | GDA2/IO70RSB1 | | 68 | GNDQ | | 69 | TCK | | 70 | TDI | | 71 | TMS | | 72 | VMV1 | | | · | | TQ144 | | |------------|-----------------| | Pin Number | A3P125 Function | | 73 | VPUMP | | 74 | NC | | 75 | TDO | | 76 | TRST | | 77 | VJTAG | | 78 | GDA0/IO66RSB0 | | 79 | GDB0/IO64RSB0 | | 80 | GDB1/IO63RSB0 | | 81 | VCCIB0 | | 82 | GND | | 83 | IO60RSB0 | | 84 | GCC2/IO59RSB0 | | 85 | GCB2/IO58RSB0 | | 86 | GCA2/IO57RSB0 | | 87 | GCA0/IO56RSB0 | | 88 | GCA1/IO55RSB0 | | 89 | GCB0/IO54RSB0 | | 90 | GCB1/IO53RSB0 | | 91 | GCC0/IO52RSB0 | | 92 | GCC1/IO51RSB0 | | 93 | IO50RSB0 | | 94 | IO49RSB0 | | 95 | NC | | 96 | NC | | 97 | NC | | 98 | VCCIB0 | | 99 | GND | | 100 | VCC | | 101 | IO47RSB0 | | 102 | GBC2/IO45RSB0 | | 103 | IO44RSB0 | | 104 | GBB2/IO43RSB0 | | 105 | IO42RSB0 | | 106 | GBA2/IO41RSB0 | | 107 | VMV0 | | 108 | GNDQ | 4-26 Revision 18 | PQ208 | | |------------|-----------------| | Pin Number | A3P600 Function | | 109 | TRST | | 110 | VJTAG | | 111 | GDA0/IO88NDB1 | | 112 | GDA1/IO88PDB1 | | 113 | GDB0/IO87NDB1 | | 114 | GDB1/IO87PDB1 | | 115 | GDC0/IO86NDB1 | | 116 | GDC1/IO86PDB1 | | 117 | IO84NDB1 | | 118 | IO84PDB1 | | 119 | IO82NDB1 | | 120 | IO82PDB1 | | 121 | IO81PSB1 | | 122 | GND | | 123 | VCCIB1 | | 124 | IO77NDB1 | | 125 | IO77PDB1 | | 126 | NC | | 127 | IO74NDB1 | | 128 | GCC2/IO74PDB1 | | 129 | GCB2/IO73PSB1 | | 130 | GND | | 131 | GCA2/IO72PSB1 | | 132 | GCA1/IO71PDB1 | | 133 | GCA0/IO71NDB1 | | 134 | GCB0/IO70NDB1 | | 135 | GCB1/IO70PDB1 | | 136 | GCC0/IO69NDB1 | | 137 | GCC1/IO69PDB1 | | 138 | IO67NDB1 | | 139 | IO67PDB1 | | 140 | VCCIB1 | | 141 | GND | | 142 | VCC | | 143 | IO65PSB1 | | 144 | IO64NDB1 | | PQ208 | | |------------|-----------------| | Pin Number | A3P600 Function | | 145 | IO64PDB1 | | 146 | IO63NDB1 | | 147 | IO63PDB1 | | 148 | IO62NDB1 | | 149 | GBC2/IO62PDB1 | | 150 | IO61NDB1 | | 151 | GBB2/IO61PDB1 | | 152 | IO60NDB1 | | 153 | GBA2/IO60PDB1 | | 154 | VMV1 | | 155 | GNDQ | | 156 | GND | | 157 | VMV0 | | 158 | GBA1/IO59RSB0 | | 159 | GBA0/IO58RSB0 | | 160 | GBB1/IO57RSB0 | | 161 | GBB0/IO56RSB0 | | 162 | GND | | 163 | GBC1/IO55RSB0 | | 164 | GBC0/IO54RSB0 | | 165 | IO52RSB0 | | 166 | IO50RSB0 | | 167 | IO48RSB0 | | 168 | IO46RSB0 | | 169 | IO44RSB0 | | 170 | VCCIB0 | | 171 | VCC | | 172 | IO36RSB0 | | 173 | IO35RSB0 | | 174 | IO34RSB0 | | 175 | IO33RSB0 | | 176 | IO32RSB0 | | 177 | IO31RSB0 | | 178 | GND | | 179 | IO29RSB0 | | 180 | IO28RSB0 | | PQ208 | | |------------|-----------------| | Pin Number | A3P600 Function | | 181 | IO27RSB0 | | 182 | IO26RSB0 | | 183 | IO25RSB0 | | 184 | IO24RSB0 | | 185 | IO23RSB0 | | 186 | VCCIB0 | | 187 | VCC | | 188 | IO20RSB0 | | 189 | IO19RSB0 | | 190 | IO18RSB0 | | 191 | IO17RSB0 | | 192 | IO16RSB0 | | 193 | IO14RSB0 | | 194 | IO12RSB0 | | 195 | GND | | 196 | IO10RSB0 | | 197 | IO09RSB0 | | 198 | IO08RSB0 | | 199 | IO07RSB0 | | 200 | VCCIB0 | | 201 | GAC1/IO05RSB0 | | 202 | GAC0/IO04RSB0 | | 203 | GAB1/IO03RSB0 | | 204 | GAB0/IO02RSB0 | | 205 | GAA1/IO01RSB0 | | 206 | GAA0/IO00RSB0 | | 207 | GNDQ | | 208 | VMV0 | 4-36 Revision 18 | FG256 | | |------------|-----------------| | Pin Number | A3P250 Function | | A1 | GND | | A2 | GAA0/IO00RSB0 | | A3 | GAA1/IO01RSB0 | | A4 | GAB0/IO02RSB0 | | A5 | IO07RSB0 | | A6 | IO10RSB0 | | A7 | IO11RSB0 | | A8 | IO15RSB0 | | A9 | IO20RSB0 | | A10 | IO25RSB0 | | A11 | IO29RSB0 | | A12 | IO33RSB0 | | A13 | GBB1/IO38RSB0 | | A14 | GBA0/IO39RSB0 | | A15 | GBA1/IO40RSB0 | | A16 | GND | | B1 | GAB2/IO117UDB3 | | B2 | GAA2/IO118UDB3 | | В3 | NC | | B4 | GAB1/IO03RSB0 | | B5 | IO06RSB0 | | В6 | IO09RSB0 | | В7 | IO12RSB0 | | B8 | IO16RSB0 | | B9 | IO21RSB0 | | B10 | IO26RSB0 | | B11 | IO30RSB0 | | B12 | GBC1/IO36RSB0 | | B13 | GBB0/IO37RSB0 | | B14 | NC | | B15 | GBA2/IO41PDB1 | | B16 | IO41NDB1 | | C1 | IO117VDB3 | | C2 | IO118VDB3 | | C3 | NC | | C4 | NC | | FG256 | | |------------|-----------------| | | | | Pin Number | A3P250 Function | | C5 | GAC0/IO04RSB0 | | C6 | GAC1/IO05RSB0 | | C7 | IO13RSB0 | | C8 | IO17RSB0 | | C9 | IO22RSB0 | | C10 | IO27RSB0 | | C11 | IO31RSB0 | | C12 | GBC0/IO35RSB0 | | C13 | IO34RSB0 | | C14 | NC | | C15 | IO42NPB1 | | C16 | IO44PDB1 | | D1 | IO114VDB3 | | D2 | IO114UDB3 | | D3 | GAC2/IO116UDB3 | | D4 | NC | | D5 | GNDQ | | D6 | IO08RSB0 | | D7 | IO14RSB0 | | D8 | IO18RSB0 | | D9 | IO23RSB0 | | D10 | IO28RSB0 | | D11 | IO32RSB0 | | D12 | GNDQ | | D13 | NC | | D14 | GBB2/IO42PPB1 | | D15 | NC | | D16 | IO44NDB1 | | E1 | IO113PDB3 | | E2 | NC | | E3 | IO116VDB3 | | E4 | IO115UDB3 | | E5 | VMV0 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | IO19RSB0 | | | | | FG256 | | |----------------------------|----------------| | Pin Number A3P250 Function | | | | | | E9 | IO24RSB0 | | E10 | VCCIB0 | | E11 | VCCIB0 | | E12 | VMV1 | | E13 | GBC2/IO43PDB1 | | E14 | IO46RSB1 | | E15 | NC | | E16 | IO45PDB1 | | F1 | IO113NDB3 | | F2 | IO112PPB3 | | F3 | NC | | F4 | IO115VDB3 | | F5 | VCCIB3 | | F6 | GND | | F7 | VCC | | F8 | VCC | | F9 | VCC | | F10 | VCC | | F11 | GND | | F12 | VCCIB1 | | F13 | IO43NDB1 | | F14 | NC | | F15 | IO47PPB1 | | F16 | IO45NDB1 | | G1 | IO111NDB3 | | G2 | IO111PDB3 | | G3 | IO112NPB3 | | G4 | GFC1/IO110PPB3 | | G5 | VCCIB3 | | G6 | VCC | | G7 | GND | | G8 | GND | | G9 | GND | | G10 | GND | | G11 | VCC | | G12 | VCCIB1 | | | | | FG484 | | |------------|-----------------| | Pin Number | A3P600 Function | | E21 | NC | | E22 | NC | | F1 | NC | | F2 | NC | | F3 | NC | | F4 | IO173NDB3 | | F5 | IO174NDB3 | | F6 | VMV3 | | F7 | IO07RSB0 | | F8 | GAC0/IO04RSB0 | | F9 | GAC1/IO05RSB0 | | F10 | IO20RSB0 | | F11 | IO24RSB0 | | F12 | IO33RSB0 | | F13 | IO39RSB0 | | F14 | IO44RSB0 | | F15 | GBC0/IO54RSB0 | | F16 | IO51RSB0 | | F17 | VMV0 | | F18 | IO61NPB1 | | F19 | IO63PDB1 | | F20 | NC | | F21 | NC | | F22 | NC | | G1 | IO170NDB3 | | G2 | IO170PDB3 | | G3 | NC | | G4 | IO171NDB3 | | G5 | IO171PDB3 | | G6 | GAC2/IO172PDB3 | | G7 | IO06RSB0 | | G8 | GNDQ | | G9 | IO10RSB0 | | G10 | IO19RSB0 | | G11 | IO26RSB0 | | G12 | IO30RSB0 | | FG484 | | |------------------------------|---------------| | Pin Number A3P600 Function | | | G13 | IO40RSB0 | | | | | G14 | IO45RSB0 | | G15 | GNDQ | | G16 | IO50RSB0 | | G17 | GBB2/IO61PPB1 | | G18 | IO53RSB0 | | G19 | IO63NDB1 | | G20 | NC | | G21 | NC | | G22 | NC | | H1 | NC | | H2 | NC | | H3 | VCC | | H4 | IO166PDB3 | | H5 | IO167NPB3 | | H6 | IO172NDB3 | | H7 | IO169NDB3 | | H8 | VMV0 | | H9 | VCCIB0 | | H10 | VCCIB0 | | H11 | IO25RSB0 | | H12 | IO31RSB0 | | H13 | VCCIB0 | | H14 | VCCIB0 | | H15 | VMV1 | | H16 | GBC2/IO62PDB1 | | H17 | IO67PPB1 | | H18 | IO64PPB1 | | H19 | IO66PDB1 | | H20 | VCC | | H21 | NC | | H22 | NC | | J1 | NC | | J2 | NC | | J3 | NC | | J4 | IO166NDB3 | | | | | FG484 | | |------------|-----------------| | Pin Number | A3P600 Function | | J5 | IO168NPB3 | | J6 | IO167PPB3 | | J7 | IO169PDB3 | | J8 | VCCIB3 | | J9 | GND | | J10 | VCC | | J11 | VCC | | J12 | VCC | | J13 | VCC | | J14 | GND | | J15 | VCCIB1 | | J16 | IO62NDB1 | | J17 | IO64NPB1 | | J18 | IO65PPB1 | | J19 | IO66NDB1 | | J20 | NC | | J21 | IO68PDB1 | | J22 | IO68NDB1 | | K1 | IO157PDB3 | | K2 | IO157NDB3 | | K3 | NC | | K4 | IO165NDB3 | | K5 | IO165PDB3 | | K6 | IO168PPB3 | | K7 | GFC1/IO164PPB3 | | K8 | VCCIB3 | | K9 | VCC | | K10 | GND | | K11 | GND | | K12 | GND | | K13 | GND | | K14 | VCC | | K15 | VCCIB1 | | K16 | GCC1/IO69PPB1 | | K17 | IO65NPB1 | | K18 | IO75PDB1 | 4-72 Revision 18 | | FG484 | |------------|-----------------| | Pin Number | A3P600 Function | | R17 | GDB1/IO87PPB1 | | R18 | GDC1/IO86PDB1 | | R19 | IO84NDB1 | | R20 | VCC | | R21 | IO81NDB1 | | R22 | IO82PDB1 | | T1 | IO152PDB3 | | T2 | IO152NDB3 | | Т3 | NC | | T4 | IO150NDB3 | | T5 | IO147PPB3 | | Т6 | GEC1/IO146PPB3 | | T7 | IO140RSB2 | | Т8 | GNDQ | | Т9 | GEA2/IO143RSB2 | | T10 | IO126RSB2 | | T11 | IO120RSB2 | | T12 | IO108RSB2 | | T13 | IO103RSB2 | | T14 | IO99RSB2 | | T15 | GNDQ | | T16 | IO92RSB2 | | T17 | VJTAG | | T18 | GDC0/IO86NDB1 | | T19 | GDA1/IO88PDB1 | | T20 | NC | | T21 | IO83PDB1 | | T22 | IO82NDB1 | | U1 | IO149PDB3 | | U2 | IO149NDB3 | | U3 | NC | | U4 | GEB1/IO145PDB3 | | U5 | GEB0/IO145NDB3 | | U6 | VMV2 | | U7 | IO138RSB2 | | U8 | IO136RSB2 | | | FG484 | | | | |------------|-----------------|--|--|--| | Pin Number | A3P600 Function | | | | | U9 | IO131RSB2 | | | | | U10 | IO124RSB2 | | | | | U11 | IO119RSB2 | | | | | U12 | IO107RSB2 | | | | | U13 | IO104RSB2 | | | | | U14 | IO97RSB2 | | | | | U15 | VMV1 | | | | | U16 | TCK | | | | | U17 | VPUMP | | | | | U18 | TRST | | | | | U19 | GDA0/IO88NDB1 | | | | | U20 | NC | | | | | U21 | IO83NDB1 | | | | | U22 | NC | | | | | V1 | NC | | | | | V2 | NC | | | | | V3 | GND | | | | | V4 | GEA1/IO144PDB3 | | | | | V5 | GEA0/IO144NDB3 | | | | | V6 | IO139RSB2 | | | | | V7 | GEC2/IO141RSB2 | | | | | V8 | IO132RSB2 | | | | | V9 | IO127RSB2 | | | | | V10 | IO121RSB2 | | | | | V11 | IO114RSB2 | | | | | V12 | IO109RSB2 | | | | | V13 | IO105RSB2 | | | | | V14 | IO98RSB2 | | | | | V15 | IO96RSB2 | | | | | V16 | GDB2/IO90RSB2 | | | | | V17 | TDI | | | | | V18 | GNDQ | | | | | V19 | TDO | | | | | V20 | GND | | | | | V21 | NC | | | | | V22 | NC | | | | | | FG484 | | | |------------|-----------------|--|--| | Pin Number | A3P600 Function | | | | W1 | NC | | | | W2 | IO148PDB3 | | | | W3 | NC | | | | W4 | GND | | | | W5 | IO137RSB2 | | | | W6 | GEB2/IO142RSB2 | | | | W7 | IO134RSB2 | | | | W8 | IO125RSB2 | | | | W9 | IO123RSB2 | | | | W10 | IO118RSB2 | | | | W11 | IO115RSB2 | | | | W12 | IO111RSB2 | | | | W13 | IO106RSB2 | | | | W14 | IO102RSB2 | | | | W15 | GDC2/IO91RSB2 | | | | W16 | IO93RSB2 | | | | W17 | GDA2/IO89RSB2 | | | | W18 | TMS | | | | W19 | GND | | | | W20 | NC | | | | W21 | NC | | | | W22 | NC | | | | Y1 | VCCIB3 | | | | Y2 | IO148NDB3 | | | | Y3 | NC | | | | Y4 | NC | | | | Y5 | GND | | | | Y6 | NC | | | | Y7 | NC | | | | Y8 | VCC | | | | Y9 | VCC | | | | Y10 | NC | | | | Y11 | NC | | | | Y12 | NC | | | | Y13 | NC | | | | Y14 | VCC | | | 4-74 Revision 18 | FG484 | | | |------------|------------------|--| | Pin Number | A3P1000 Function | | | Y15 | VCC | | | Y16 | NC | | | Y17 | NC | | | Y18 | GND | | | Y19 | NC | | | Y20 | NC | | | Y21 | NC | | | Y22 | VCCIB1 | | | AA1 | GND | | | AA2 | VCCIB3 | | | AA3 | NC | | | AA4 | IO181RSB2 | | | AA5 | IO178RSB2 | | | AA6 | IO175RSB2 | | | AA7 | IO169RSB2 | | | AA8 | IO166RSB2 | | | AA9 | IO160RSB2 | | | AA10 | IO152RSB2 | | | AA11 | IO146RSB2 | | | AA12 | IO139RSB2 | | | AA13 | IO133RSB2 | | | AA14 | NC | | | AA15 | NC | | | AA16 | IO122RSB2 | | | AA17 | IO119RSB2 | | | AA18 | IO117RSB2 | | | AA19 | NC | | | AA20 | NC | | | AA21 | VCCIB1 | | | AA22 | GND | | | AB1 | GND | | | AB2 | GND | | | AB3 | VCCIB2 | | | AB4 | IO180RSB2 | | | AB5 | IO176RSB2 | | | AB6 | IO173RSB2 | | | | FG484 | |------------|------------------| | Pin Number | A3P1000 Function | | AB7 | IO167RSB2 | | AB8 | IO162RSB2 | | AB9 | IO156RSB2 | | AB10 | IO150RSB2 | | AB11 | IO145RSB2 | | AB12 | IO144RSB2 | | AB13 | IO132RSB2 | | AB14 | IO127RSB2 | | AB15 | IO126RSB2 | | AB16 | IO123RSB2 | | AB17 | IO121RSB2 | | AB18 | IO118RSB2 | | AB19 | NC | | AB20 | VCCIB2 | | AB21 | GND | | AB22 | GND | 4-80 Revision 18 ### Datasheet Information | Revision | Changes | Page | |--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Advance v0.6 (continued) | The "RESET" section was updated. | 2-25 | | | The "WCLK and RCLK" section was updated. | 2-25 | | | The "RESET" section was updated. | 2-25 | | | The "RESET" section was updated. | 2-27 | | | The "Introduction" of the "Advanced I/Os" section was updated. | 2-28 | | | The "I/O Banks" section is new. This section explains the following types of I/Os: Advanced Standard+ Standard Table 2-12 • Automotive ProASIC3 Bank Types Definition and Differences is | 2-29 | | | new. This table describes the standards listed above. | | | | PCI-X 3.3 V was added to the Compatible Standards for 3.3 V in Table 2-11 • VCCI Voltages and Compatible Standards | 2-29 | | | Table 2-13 • ProASIC3 I/O Features was updated. | 2-30 | | | The "Double Data Rate (DDR) Support" section was updated to include information concerning implementation of the feature. | 2-32 | | | The "Electrostatic Discharge (ESD) Protection" section was updated to include testing information. | 2-35 | | | Level 3 and 4 descriptions were updated in Table 2-43 • I/O Hot-Swap and 5 V Input Tolerance Capabilities in ProASIC3 Devices. | 2-64 | | | The notes in Table 2-43 • I/O Hot-Swap and 5 V Input Tolerance Capabilities in ProASIC3 Devices were updated. | 2-64 | | | The "Simultaneous Switching Outputs (SSOs) and Printed Circuit Board Layout" section is new. | 2-41 | | | A footnote was added to Table 2-14 • Maximum I/O Frequency for Single-Ended and Differential I/Os in All Banks in Automotive ProASIC3 Devices (maximum drive strength and high slew selected). | 2-30 | | | Table 2-18 • Automotive ProASIC3 I/O Attributes vs. I/O Standard Applications | 2-45 | | | Table 2-50 • ProASIC3 Output Drive (OUT_DRIVE) for Standard I/O Bank Type (A3P030 device) | 2-83 | | | Table 2-51 • ProASIC3 Output Drive for Standard+ I/O Bank Type was updated. | 2-84 | | | Table 2-54 • ProASIC3 Output Drive for Advanced I/O Bank Type was updated. | 2-84 | | | The "x" was updated in the "User I/O Naming Convention" section. | 2-48 | | | The "VCC Core Supply Voltage" pin description was updated. | 2-50 | | | The "VMVx I/O Supply Voltage (quiet)" pin description was updated to include information concerning leaving the pin unconnected. | 2-50 | | | The "VJTAG JTAG Supply Voltage" pin description was updated. | 2-50 | | | The "VPUMP Programming Supply Voltage" pin description was updated to include information on what happens when the pin is tied to ground. | 2-50 | | | The "I/O User Input/Output" pin description was updated to include information on what happens when the pin is unused. | 2-50 | | | The "JTAG Pins" section was updated to include information on what happens when the pin is unused. | 2-51 | 5-11 Revision 18 Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 E-mail: sales.support@microsemi.com © 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi Corporation (MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense and security, aerospace, and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs, and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet Solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif. and has approximately 4,800 employees globally. Learn more at www.microsemi.com. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.