Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 55296 | | Number of I/O | 178 | | Number of Gates | 400000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 256-LBGA | | Supplier Device Package | 256-FPBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/a3p400-1fgg256i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # ProASIC3 Device Family Overview ProASIC3 DC and Switching Characteristics Pin Descriptions Package Pin Assignments QN68 – Bottom View ......4-3 **Datasheet Information** # 1 – ProASIC3 Device Family Overview # **General Description** ProASIC3, the third-generation family of Microsemi flash FPGAs, offers performance, density, and features beyond those of the ProASICPLUS® family. Nonvolatile flash technology gives ProASIC3 devices the advantage of being a secure, low power, single-chip solution that is Instant On. ProASIC3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. ProASIC3 devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The A3P015 and A3P030 devices have no PLL or RAM support. ProASIC3 devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. ProASIC3 devices support the ARM Cortex-M1 processor. The ARM-enabled devices have Microsemi ordering numbers that begin with M1A3P (Cortex-M1) and do not support AES decryption. # Flash Advantages # Reduced Cost of Ownership Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAM-based FPGAs, flash-based ProASIC3 devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Designers can perform secure remote in-system reprogramming to support future design iterations and field upgrades with confidence that valuable intellectual property (IP) cannot be compromised or copied. Secure ISP can be performed using the industry-standard AES algorithm. The ProASIC3 family device architecture mitigates the need for ASIC migration at higher user volumes. This makes the ProASIC3 family a cost-effective ASIC replacement solution, especially for applications in the consumer, networking/ communications, computing, and avionics markets. ## Security The nonvolatile, flash-based ProASIC3 devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. ProASIC3 devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer. ProASIC3 devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of protection in the FPGA industry for intellectual property and configuration data. In addition, all FlashROM data in ProASIC3 devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. The AES standard was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. ProASIC3 devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. ProASIC3 devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves. ARM-enabled ProASIC3 devices do not support user-controlled AES security mechanisms. Since the ARM core must be protected at all times, AES encryption is always on for the core logic, so bitstreams are always encrypted. There is no user access to encryption for the FlashROM programming data. Security, built into the FPGA fabric, is an inherent component of the ProASIC3 family. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. The ProASIC3 family, with FlashLock and AES security, is unique in being highly resistant to both invasive and noninvasive attacks. 0 - I/O is set to drive out logic Low Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming Z -Tristate: I/O is tristated Figure 1-4 • I/O States During Programming Window 6. Click OK to return to the FlashPoint – Programming File Generator window. Note: I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation. ### I/O DC Characteristics Table 2-27 • Input Capacitance | Symbol | Definition | Conditions | Min | Max | Units | |--------------------|------------------------------------|----------------------|-----|-----|-------| | C <sub>IN</sub> | Input capacitance | VIN = 0, f = 1.0 MHz | - | 8 | pF | | C <sub>INCLK</sub> | Input capacitance on the clock pin | VIN = 0, f = 1.0 MHz | _ | 8 | pF | Table 2-28 • I/O Output Buffer Maximum Resistances<sup>1</sup> Applicable to Advanced I/O Banks | Standard | Drive Strength | R <sub>PULL-DOWN</sub> (Ω) <sup>2</sup> | $R_{PULL-UP}(\Omega)^3$ | |--------------------------------------|-----------------------------|-----------------------------------------|---------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 100 | 300 | | | 4 mA | 100 | 300 | | | 6 mA | 50 | 150 | | | 8 mA | 50 | 150 | | | 12 mA | 25 | 75 | | | 16 mA | 17 | 50 | | | 24 mA | 11 | 33 | | 3.3 V LVCMOS Wide Range <sup>4</sup> | 100 μΑ | Same as regular 3.3 V<br>LVCMOS | Same as regular 3.3 V<br>LVCMOS | | 2.5 V LVCMOS | 2 mA | 100 | 200 | | | 4 mA | 100 | 200 | | | 6 mA | 50 | 100 | | | 8 mA | 50 | 100 | | | 12 mA | 25 | 50 | | | 16 mA | 20 | 40 | | | 24 mA | 11 | 22 | | 1.8 V LVCMOS | 2 mA | 200 | 225 | | | 4 mA | 100 | 112 | | | 6 mA | 50 | 56 | | | 8 mA | 50 | 56 | | | 12 mA | 20 | 22 | | | 16 mA | 20 | 22 | | 1.5 V LVCMOS | 2 mA | 200 | 224 | | | 4 mA | 100 | 112 | | | 6 mA | 67 | 75 | | | 8 mA | 33 | 37 | | | 12 mA | 33 | 37 | | 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 25 | 75 | #### Notes: - 1. These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located at http://www.microsemi.com/soc/download/ibis/default.aspx. - 2. $R_{(PULL-DOWN-MAX)} = (VOLspec) / IOLspec$ - 3. $R_{(PULL-UP-MAX)} = (VCCImax VOHspec) / IOHspec$ - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. Table 2-51 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | | | | , , | | | | | | | | | | | | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | | 100 μΑ | 2 mA | Std. | 0.60 | 15.86 | 0.04 | 1.54 | 0.43 | 15.86 | 13.51 | 4.09 | 3.80 | 19.25 | 16.90 | ns | | | | <b>–1</b> | 0.51 | 13.49 | 0.04 | 1.31 | 0.36 | 13.49 | 11.49 | 3.48 | 3.23 | 16.38 | 14.38 | ns | | | | -2 | 0.45 | 11.84 | 0.03 | 1.15 | 0.32 | 11.84 | 10.09 | 3.05 | 2.84 | 14.38 | 12.62 | ns | | 100 μΑ | 4 mA | Std. | 0.60 | 11.25 | 0.04 | 1.54 | 0.43 | 11.25 | 9.54 | 4.61 | 4.70 | 14.64 | 12.93 | ns | | | | -1 | 0.51 | 9.57 | 0.04 | 1.31 | 0.36 | 9.57 | 8.11 | 3.92 | 4.00 | 12.46 | 11.00 | ns | | | | -2 | 0.45 | 8.40 | 0.03 | 1.15 | 0.32 | 8.40 | 7.12 | 3.44 | 3.51 | 10.93 | 9.66 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 11.25 | 0.04 | 1.54 | 0.43 | 11.25 | 9.54 | 4.61 | 4.70 | 14.64 | 12.93 | ns | | | | -1 | 0.51 | 9.57 | 0.04 | 1.31 | 0.36 | 9.57 | 8.11 | 3.92 | 4.00 | 12.46 | 11.00 | ns | | | | -2 | 0.45 | 8.40 | 0.03 | 1.15 | 0.32 | 8.40 | 7.12 | 3.44 | 3.51 | 10.93 | 9.66 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 8.63 | 0.04 | 1.54 | 0.43 | 8.63 | 7.39 | 4.96 | 5.28 | 12.02 | 10.79 | ns | | | | -1 | 0.51 | 7.34 | 0.04 | 1.31 | 0.36 | 7.34 | 6.29 | 4.22 | 4.49 | 10.23 | 9.18 | ns | | | | -2 | 0.45 | 6.44 | 0.03 | 1.15 | 0.32 | 6.44 | 5.52 | 3.70 | 3.94 | 8.98 | 8.06 | ns | | 100 μΑ | 16 mA | Std. | 0.60 | 8.05 | 0.04 | 1.54 | 0.43 | 8.05 | 6.93 | 5.03 | 5.43 | 11.44 | 10.32 | ns | | | | -1 | 0.51 | 6.85 | 0.04 | 1.31 | 0.36 | 6.85 | 5.90 | 4.28 | 4.62 | 9.74 | 8.78 | ns | | | | -2 | 0.45 | 6.01 | 0.03 | 1.15 | 0.32 | 6.01 | 5.18 | 3.76 | 4.06 | 8.55 | 7.71 | ns | | 100 μΑ | 24 mA | Std. | 0.60 | 7.50 | 0.04 | 1.54 | 0.43 | 7.50 | 6.90 | 5.13 | 6.00 | 10.89 | 10.29 | ns | | | | <b>–1</b> | 0.51 | 6.38 | 0.04 | 1.31 | 0.36 | 6.38 | 5.87 | 4.36 | 5.11 | 9.27 | 8.76 | ns | | | | -2 | 0.45 | 5.60 | 0.03 | 1.15 | 0.32 | 5.60 | 5.15 | 3.83 | 4.48 | 8.13 | 7.69 | ns | #### Notes: <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-58 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 2.5 V LVCMOS | V | TL . | V | ΊΗ | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |----------------|-----------|------------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive Strength | Min.<br>V | Max.,<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 2 | 2 | 16 | 18 | 10 | 10 | | 4 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 4 | 4 | 16 | 18 | 10 | 10 | | 6 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 6 | 6 | 32 | 37 | 10 | 10 | | 8 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | 32 | 37 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-8 • AC Loading Table 2-59 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 2.5 | 1.2 | 35 | Note: \*Measuring point = Vtrip. See Table 2-22 on page 2-22 for a complete table of trip points. # **Timing Characteristics** Table 2-105 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Combinatorial Cell | Equation | Parameter | -2 | -1 | Std. | Units | |--------------------|---------------------------|-----------------|------|------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 0.40 | 0.46 | 0.54 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 0.47 | 0.54 | 0.63 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 0.49 | 0.55 | 0.65 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 0.74 | 0.84 | 0.99 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 0.70 | 0.79 | 0.93 | ns | | XOR3 | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 0.87 | 1.00 | 1.17 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 0.51 | 0.58 | 0.68 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 0.56 | 0.64 | 0.75 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # VersaTile Specifications as a Sequential Module The ProASIC3 library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *Fusion, IGLOO/e, and ProASIC3/E Macro Library Guide*. Figure 2-26 • Sample of Sequential Cells 2-83 Revision 18 Figure 2-35 • RAM Reset. Applicable to Both RAM4K9 and RAM512x18. 2-95 Revision 18 # 4 – Package Pin Assignments # **QN48 – Bottom View** Note: The die attach paddle center of the package is tied to ground (GND). ### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. # FG144 - Bottom View #### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. | | FC444 | |------------|-----------------| | | FG144 | | Pin Number | A3P400 Function | | K1 | GEB0/IO136NDB3 | | K2 | GEA1/IO135PDB3 | | K3 | GEA0/IO135NDB3 | | K4 | GEA2/IO134RSB2 | | K5 | IO127RSB2 | | K6 | IO121RSB2 | | K7 | GND | | K8 | IO104RSB2 | | K9 | GDC2/IO82RSB2 | | K10 | GND | | K11 | GDA0/IO79VDB1 | | K12 | GDB0/IO78VDB1 | | L1 | GND | | L2 | VMV3 | | L3 | GEB2/IO133RSB2 | | L4 | IO128RSB2 | | L5 | VCCIB2 | | L6 | IO119RSB2 | | L7 | IO114RSB2 | | L8 | IO110RSB2 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV2 | | L12 | TRST | | M1 | GNDQ | | M2 | GEC2/IO132RSB2 | | M3 | IO129RSB2 | | M4 | IO126RSB2 | | M5 | IO124RSB2 | | M6 | IO122RSB2 | | M7 | IO117RSB2 | | M8 | IO115RSB2 | | M9 | TDI | | M10 | VCCIB2 | | M11 | VPUMP | | M12 | GNDQ | | | FG256 | |------------|-----------------| | Pin Number | A3P600 Function | | A1 | GND | | A2 | GAA0/IO00RSB0 | | A3 | GAA1/IO01RSB0 | | A4 | GAB0/IO02RSB0 | | A5 | IO11RSB0 | | A6 | IO16RSB0 | | A7 | IO18RSB0 | | A8 | IO28RSB0 | | A9 | IO34RSB0 | | A10 | IO37RSB0 | | A11 | IO41RSB0 | | A12 | IO43RSB0 | | A13 | GBB1/IO57RSB0 | | A14 | GBA0/IO58RSB0 | | A15 | GBA1/IO59RSB0 | | A16 | GND | | B1 | GAB2/IO173PDB3 | | B2 | GAA2/IO174PDB3 | | В3 | GNDQ | | B4 | GAB1/IO03RSB0 | | B5 | IO13RSB0 | | В6 | IO14RSB0 | | B7 | IO21RSB0 | | B8 | IO27RSB0 | | В9 | IO32RSB0 | | B10 | IO38RSB0 | | B11 | IO42RSB0 | | B12 | GBC1/IO55RSB0 | | B13 | GBB0/IO56RSB0 | | B14 | IO52RSB0 | | B15 | GBA2/IO60PDB1 | | B16 | IO60NDB1 | | C1 | IO173NDB3 | | C2 | IO174NDB3 | | C3 | VMV3 | | C4 | IO07RSB0 | | | FG256 | |------------|-----------------| | Pin Number | A3P600 Function | | C5 | GAC0/IO04RSB0 | | C6 | GAC1/IO05RSB0 | | C7 | IO20RSB0 | | C8 | IO24RSB0 | | C9 | IO33RSB0 | | C10 | IO39RSB0 | | C11 | IO44RSB0 | | C12 | GBC0/IO54RSB0 | | C13 | IO51RSB0 | | C14 | VMV0 | | C15 | IO61NPB1 | | C16 | IO63PDB1 | | D1 | IO171NDB3 | | D2 | IO171PDB3 | | D3 | GAC2/IO172PDB3 | | D4 | IO06RSB0 | | D5 | GNDQ | | D6 | IO10RSB0 | | D7 | IO19RSB0 | | D8 | IO26RSB0 | | D9 | IO30RSB0 | | D10 | IO40RSB0 | | D11 | IO45RSB0 | | D12 | GNDQ | | D13 | IO50RSB0 | | D14 | GBB2/IO61PPB1 | | D15 | IO53RSB0 | | D16 | IO63NDB1 | | E1 | IO166PDB3 | | E2 | IO167NPB3 | | E3 | IO172NDB3 | | E4 | IO169NDB3 | | E5 | VMV0 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | IO25RSB0 | | | FG256 | |------------|-----------------| | Pin Number | A3P600 Function | | E9 | IO31RSB0 | | E10 | VCCIB0 | | E11 | VCCIB0 | | E12 | VMV1 | | E13 | GBC2/IO62PDB1 | | E14 | IO67PPB1 | | E15 | IO64PPB1 | | E16 | IO66PDB1 | | F1 | IO166NDB3 | | F2 | IO168NPB3 | | F3 | IO167PPB3 | | F4 | IO169PDB3 | | F5 | VCCIB3 | | F6 | GND | | F7 | VCC | | F8 | VCC | | F9 | VCC | | F10 | VCC | | F11 | GND | | F12 | VCCIB1 | | F13 | IO62NDB1 | | F14 | IO64NPB1 | | F15 | IO65PPB1 | | F16 | IO66NDB1 | | G1 | IO165NDB3 | | G2 | IO165PDB3 | | G3 | IO168PPB3 | | G4 | GFC1/IO164PPB3 | | G5 | VCCIB3 | | G6 | VCC | | G7 | GND | | G8 | GND | | G9 | GND | | G10 | GND | | G11 | VCC | | G12 | VCCIB1 | | FG256 | | | | | |------------|-----------------|--|--|--| | Pin Number | A3P600 Function | | | | | | | | | | | P9 | IO107RSB2 | | | | | P10 | IO104RSB2 | | | | | P11 | IO97RSB2 | | | | | P12 | VMV1 | | | | | P13 | TCK | | | | | P14 | VPUMP | | | | | P15 | TRST | | | | | P16 | GDA0/IO88NDB1 | | | | | R1 | GEA1/IO144PDB3 | | | | | R2 | GEA0/IO144NDB3 | | | | | R3 | IO139RSB2 | | | | | R4 | GEC2/IO141RSB2 | | | | | R5 | IO132RSB2 | | | | | R6 | IO127RSB2 | | | | | R7 | IO121RSB2 | | | | | R8 | IO114RSB2 | | | | | R9 | IO109RSB2 | | | | | R10 | IO105RSB2 | | | | | R11 | IO98RSB2 | | | | | R12 | IO96RSB2 | | | | | R13 | GDB2/IO90RSB2 | | | | | R14 | TDI | | | | | R15 | GNDQ | | | | | R16 | TDO | | | | | T1 | GND | | | | | T2 | IO137RSB2 | | | | | Т3 | GEB2/IO142RSB2 | | | | | T4 | IO134RSB2 | | | | | T5 | IO125RSB2 | | | | | Т6 | IO123RSB2 | | | | | T7 | IO118RSB2 | | | | | Т8 | IO115RSB2 | | | | | Т9 | IO111RSB2 | | | | | T10 | IO106RSB2 | | | | | T11 | IO102RSB2 | | | | | T12 | GDC2/IO91RSB2 | | | | | FG256 | | | |------------|-----------------|--| | Pin Number | A3P600 Function | | | T13 | IO93RSB2 | | | T14 | GDA2/IO89RSB2 | | | T15 | TMS | | | T16 | GND | | | FG256 | | | |------------|------------------|--| | Pin Number | A3P1000 Function | | | H3 | GFB1/IO208PPB3 | | | H4 | VCOMPLF | | | H5 | GFC0/IO209NPB3 | | | H6 | VCC | | | H7 | GND | | | H8 | GND | | | H9 | GND | | | H10 | GND | | | H11 | VCC | | | H12 | GCC0/IO91NPB1 | | | H13 | GCB1/IO92PPB1 | | | H14 | GCA0/IO93NPB1 | | | H15 | IO96NPB1 | | | H16 | GCB0/IO92NPB1 | | | J1 | GFA2/IO206PSB3 | | | J2 | GFA1/IO207PDB3 | | | J3 | VCCPLF | | | J4 | IO205NDB3 | | | J5 | GFB2/IO205PDB3 | | | J6 | VCC | | | J7 | GND | | | J8 | GND | | | J9 | GND | | | J10 | GND | | | J11 | VCC | | | J12 | GCB2/IO95PPB1 | | | J13 | GCA1/IO93PPB1 | | | J14 | GCC2/IO96PPB1 | | | J15 | IO100PPB1 | | | J16 | GCA2/IO94PSB1 | | | K1 | GFC2/IO204PDB3 | | | K2 | IO204NDB3 | | | K3 | IO203NDB3 | | | K4 | IO203PDB3 | | | K5 | VCCIB3 | | | K6 | VCC | | | K7 | GND | | | K8 | GND | | | | | | | | FG256 | | | |-------------------------------|----------------|--|--| | Pin Number A3P1000 Function | | | | | K9 | GND | | | | K10 | GND | | | | K11 | VCC | | | | K12 | VCCIB1 | | | | K13 | IO95NPB1 | | | | K14 | IO100NPB1 | | | | K15 | IO102NDB1 | | | | K16 | IO102PDB1 | | | | L1 | IO202NDB3 | | | | L2 | IO202PDB3 | | | | L3 | IO196PPB3 | | | | L4 | IO193PPB3 | | | | L5 | VCCIB3 | | | | L6 | GND | | | | L7 | VCC | | | | L8 | VCC | | | | L9 | VCC | | | | L10 | VCC | | | | L11 | GND | | | | L12 | VCCIB1 | | | | L13 | GDB0/IO112NPB1 | | | | L14 | IO106NDB1 | | | | L15 | IO106PDB1 | | | | L16 | IO107PDB1 | | | | M1 | IO197NSB3 | | | | M2 | IO196NPB3 | | | | M3 | IO193NPB3 | | | | M4 | GEC0/IO190NPB3 | | | | M5 | VMV3 | | | | M6 | VCCIB2 | | | | M7 | VCCIB2 | | | | M8 | IO147RSB2 | | | | M9 | IO136RSB2 | | | | M10 | VCCIB2 | | | | M11 | VCCIB2 | | | | M12 | VMV2 | | | | M13 | IO110NDB1 | | | | M14 | GDB1/IO112PPB1 | | | | | | | | | FG256 | | | |-------------------------------|------------------|--| | Pin Number A3P1000 Function | | | | M15 | GDC1/IO111PDB1 | | | M16 | IO107NDB1 | | | N1 | IO194PSB3 | | | N2 | IO194F3B3 | | | | | | | N3 | GEC1/IO190PPB3 | | | N4 | IO192NPB3 | | | N5 | GNDQ | | | N6 | GEA2/IO187RSB2 | | | N7 | IO161RSB2 | | | N8 | IO155RSB2 | | | N9 | IO141RSB2 | | | N10 | IO129RSB2 | | | N11 | IO124RSB2 | | | N12 | GNDQ | | | N13 | IO110PDB1 | | | N14 | VJTAG | | | N15 | GDC0/IO111NDB1 | | | N16 | GDA1/IO113PDB1 | | | P1 | GEB1/IO189PDB3 | | | P2 | GEB0/IO189NDB3 | | | P3 | VMV2 | | | P4 | IO179RSB2 | | | P5 | IO171RSB2 | | | P6 | IO165RSB2 | | | P7 | IO159RSB2 | | | P8 | IO151RSB2 | | | P9 | IO137RSB2 | | | P10 | IO134RSB2 | | | P11 | IO128RSB2 | | | P12 | VMV1 | | | P13 | TCK | | | P14 | VPUMP | | | P15 | TRST | | | P16 | GDA0/IO113NDB1 | | | R1 | GEA1/IO188PDB3 | | | R2 | GEA0/IO188NDB3 | | | R3 | IO184RSB2 | | | R4 | GEC2/IO185RSB2 | | | 117 | 3232/10 1001(0DZ | | # Package Pin Assignments | | FG484 | | |----------------------------|----------------|--| | Pin Number A3P600 Function | | | | R17 | GDB1/IO87PPB1 | | | R18 | GDC1/IO86PDB1 | | | R19 | IO84NDB1 | | | R20 | VCC | | | R21 | IO81NDB1 | | | R22 | IO82PDB1 | | | T1 | IO152PDB3 | | | T2 | IO152NDB3 | | | Т3 | NC | | | T4 | IO150NDB3 | | | T5 | IO147PPB3 | | | T6 | GEC1/IO146PPB3 | | | T7 | IO140RSB2 | | | Т8 | GNDQ | | | Т9 | GEA2/IO143RSB2 | | | T10 | IO126RSB2 | | | T11 | IO120RSB2 | | | T12 | IO108RSB2 | | | T13 | IO103RSB2 | | | T14 | IO99RSB2 | | | T15 | GNDQ | | | T16 | IO92RSB2 | | | T17 | VJTAG | | | T18 | GDC0/IO86NDB1 | | | T19 | GDA1/IO88PDB1 | | | T20 | NC | | | T21 | IO83PDB1 | | | T22 | IO82NDB1 | | | U1 | IO149PDB3 | | | U2 | IO149NDB3 | | | U3 | NC | | | U4 | GEB1/IO145PDB3 | | | U5 | GEB0/IO145NDB3 | | | U6 | VMV2 | | | U7 | IO138RSB2 | | | U8 | IO136RSB2 | | | FG484 | | | | |------------|-----------------|--|--| | Pin Number | | | | | | A3P600 Function | | | | U9 | IO131RSB2 | | | | U10 | IO124RSB2 | | | | U11 | IO119RSB2 | | | | U12 | IO107RSB2 | | | | U13 | IO104RSB2 | | | | U14 | IO97RSB2 | | | | U15 | VMV1 | | | | U16 | TCK | | | | U17 | VPUMP | | | | U18 | TRST | | | | U19 | GDA0/IO88NDB1 | | | | U20 | NC | | | | U21 | IO83NDB1 | | | | U22 | NC | | | | V1 | NC | | | | V2 | NC | | | | V3 | GND | | | | V4 | GEA1/IO144PDB3 | | | | V5 | GEA0/IO144NDB3 | | | | V6 | IO139RSB2 | | | | V7 | GEC2/IO141RSB2 | | | | V8 | IO132RSB2 | | | | V9 | IO127RSB2 | | | | V10 | IO121RSB2 | | | | V11 | IO114RSB2 | | | | V12 | IO109RSB2 | | | | V13 | IO105RSB2 | | | | V14 | IO98RSB2 | | | | V15 | IO96RSB2 | | | | V16 | GDB2/IO90RSB2 | | | | V17 | TDI | | | | V18 | GNDQ | | | | V19 | TDO | | | | V20 | GND | | | | V20<br>V21 | NC NC | | | | V21 | NC<br>NC | | | | V Z Z | INC | | | | FG484 | | | |------------|-----------------|--| | Pin Number | A3P600 Function | | | W1 | NC | | | W2 | IO148PDB3 | | | W3 | NC | | | W4 | GND | | | W5 | IO137RSB2 | | | W6 | GEB2/IO142RSB2 | | | W7 | IO134RSB2 | | | W8 | IO125RSB2 | | | W9 | IO123RSB2 | | | W10 | IO118RSB2 | | | W11 | IO115RSB2 | | | W12 | IO111RSB2 | | | W13 | IO106RSB2 | | | W14 | IO102RSB2 | | | W15 | GDC2/IO91RSB2 | | | W16 | IO93RSB2 | | | W17 | GDA2/IO89RSB2 | | | W18 | TMS | | | W19 | GND | | | W20 | NC | | | W21 | NC | | | W22 | NC | | | Y1 | VCCIB3 | | | Y2 | IO148NDB3 | | | Y3 | NC | | | Y4 | NC | | | Y5 | GND | | | Y6 | NC | | | Y7 | NC | | | Y8 | VCC | | | Y9 | VCC | | | Y10 | NC | | | Y11 | NC | | | Y12 | NC | | | Y13 | NC | | | Y14 | VCC | | 4-74 Revision 18 Package Pin Assignments | | FG484 | | | |------------|------------------|--|--| | Pin Number | A3P1000 Function | | | | A1 | GND | | | | A2 | GND | | | | A3 | VCCIB0 | | | | A4 | IO07RSB0 | | | | A5 | IO09RSB0 | | | | A6 | IO13RSB0 | | | | A7 | IO18RSB0 | | | | A8 | IO20RSB0 | | | | A9 | IO26RSB0 | | | | A10 | IO32RSB0 | | | | A11 | IO40RSB0 | | | | A12 | IO41RSB0 | | | | A13 | IO53RSB0 | | | | A14 | IO59RSB0 | | | | A15 | IO64RSB0 | | | | A16 | IO65RSB0 | | | | A17 | IO67RSB0 | | | | A18 | IO69RSB0 | | | | A19 | NC | | | | A20 | VCCIB0 | | | | A21 | GND | | | | A22 | GND | | | | B1 | GND | | | | B2 | VCCIB3 | | | | В3 | NC | | | | B4 | IO06RSB0 | | | | B5 | IO08RSB0 | | | | В6 | IO12RSB0 | | | | В7 | IO15RSB0 | | | | B8 | IO19RSB0 | | | | В9 | IO24RSB0 | | | | B10 | IO31RSB0 | | | | B11 | IO39RSB0 | | | | B12 | IO48RSB0 | | | | B13 | IO54RSB0 | | | | B14 | IO58RSB0 | | | | E0404 | | | |------------|------------------|--| | FG484 | | | | Pin Number | A3P1000 Function | | | B15 | IO63RSB0 | | | B16 | IO66RSB0 | | | B17 | IO68RSB0 | | | B18 | IO70RSB0 | | | B19 | NC | | | B20 | NC | | | B21 | VCCIB1 | | | B22 | GND | | | C1 | VCCIB3 | | | C2 | IO220PDB3 | | | C3 | NC | | | C4 | NC | | | C5 | GND | | | C6 | IO10RSB0 | | | C7 | IO14RSB0 | | | C8 VCC | | | | C9 | VCC | | | C10 | IO30RSB0 | | | C11 | IO37RSB0 | | | C12 | IO43RSB0 | | | C13 | NC | | | C14 | VCC | | | C15 | VCC | | | C16 | NC | | | C17 | NC | | | C18 | GND | | | C19 | NC | | | C20 | NC | | | C21 | NC | | | C22 | VCCIB1 | | | D1 | IO219PDB3 | | | D2 | IO220NDB3 | | | D3 | NC | | | D4 | GND | | | D5 | GAA0/IO00RSB0 | | | D6 | GAA1/IO01RSB0 | | | 50 | G/1/1/100111020 | | | FG484 | | | |-----------------------------|----------------|--| | Pin Number A3P1000 Function | | | | D7 | GAB0/IO02RSB0 | | | D8 | IO16RSB0 | | | D9 | IO22RSB0 | | | D10 | IO28RSB0 | | | D11 | IO35RSB0 | | | D12 | IO45RSB0 | | | D13 | IO50RSB0 | | | D14 | IO55RSB0 | | | D15 | IO61RSB0 | | | D16 | GBB1/IO75RSB0 | | | D17 | GBA0/IO76RSB0 | | | D18 | GBA1/IO77RSB0 | | | D19 | GND | | | D20 | NC | | | D21 | NC | | | D22 | NC | | | E1 | IO219NDB3 | | | E2 | NC | | | E3 | GND | | | E4 | GAB2/IO224PDB3 | | | E5 | GAA2/IO225PDB3 | | | E6 | GNDQ | | | E7 | GAB1/IO03RSB0 | | | E8 | IO17RSB0 | | | E9 | IO21RSB0 | | | E10 | IO27RSB0 | | | E11 | IO34RSB0 | | | E12 | IO44RSB0 | | | E13 | IO51RSB0 | | | E14 | IO57RSB0 | | | E15 | GBC1/IO73RSB0 | | | E16 | GBB0/IO74RSB0 | | | E17 | IO71RSB0 | | | E18 | GBA2/IO78PDB1 | | | E19 | IO81PDB1 | | | E20 | GND | | 4-76 Revision 18 # Datasheet Information | Revision | Changes | Page | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Revision 11<br>(March 2012) | Note indicating that A3P015 is not recommended for new designs has been added. The "Devices Not Recommended For New Designs" section is new (SAR 36760). | I to IV | | | The following sentence was removed from the Advanced Architecture section: "In addition, extensive on-chip programming circuitry allows for rapid, single-voltage (3.3 V) programming of IGLOO devices via an IEEE 1532 JTAG interface" (SAR 34687). | NA | | | The reference to guidelines for global spines and VersaTile rows, given in the "Global Clock Contribution—PCLOCK" section, was corrected to the "Spine Architecture" section of the Global Resources chapter in the <i>ProASIC3 FPGA Fabric User's Guide</i> (SAR 34734). | 2-12 | | | Figure 2-4 • Input Buffer Timing Model and Delays (Example) has been modified for the DIN waveform; the Rise and Fall time label has been changed to tDIN (35430). | 2-16 | | | The AC Loading figures in the "Single-Ended I/O Characteristics" section were updated to match tables in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section (SAR 34883). | 2-32 | | | Added values for minimum pulse width and removed the FRMAX row from Table 2-107 through Table 2-114 in the "Global Tree Timing Characteristics" section. Use the software to determine the FRMAX for the device you are using (SARs 37279, 29269). | 2-85 | 5-3 Revision 18 | Revision | Changes | Page | |---------------|-----------------------------------------------------------|-----------| | Advance v0.2, | Table 2-43 was updated. | 2-64 | | (continued) | Table 2-18 was updated. | 2-45 | | | Pin descriptions in the "JTAG Pins" section were updated. | 2-51 | | | The "User I/O Naming Convention" section was updated. | 2-48 | | | Table 3-7 was updated. | 3-6 | | | The "Methodology" section was updated. | 3-10 | | | Table 3-40 and Table 3-39 were updated. | 3-33,3-32 | | | The A3P250 "100-Pin VQFP*" pin table was updated. | 4-14 | | | The A3P250 "208-Pin PQFP*" pin table was updated. | 4-23 | | | The A3P1000 "208-Pin PQFP*" pin table was updated. | 4-29 | | | The A3P250 "144-Pin FBGA*" pin table was updated. | 4-36 | | | The A3P1000 "144-Pin FBGA*" pin table was updated. | 4-32 | | | The A3P250 "256-Pin FBGA*" pin table was updated. | 4-45 | | | The A3P1000 "256-Pin FBGA*" pin table was updated. | 4-54 | | | The A3P1000 "484-Pin FBGA*" pin table was updated. | 4-68 | # **Datasheet Categories** # **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "ProASIC3 Device Status" table on page IV, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. # **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. # Unmarked (production) This version contains information that is considered to be final. # **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information. 5-15 Revision 18 **Microsemi Corporate Headquarters** One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 E-mail: sales.support@microsemi.com © 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi Corporation (MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense and security, aerospace, and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs, and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet Solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif. and has approximately 4,800 employees globally. Learn more at www.microsemi.com. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.