Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 110592 | | Number of I/O | 177 | | Number of Gates | 600000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 256-LBGA | | Supplier Device Package | 256-FPBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/a3p600-fg256i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Advanced Flash Technology** The ProASIC3 family offers many benefits, including nonvolatility and reprogrammability through an advanced flash-based, 130-nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows for very high logic utilization without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy. #### **Advanced Architecture** The proprietary ProASIC3 architecture provides granularity comparable to standard-cell ASICs. The ProASIC3 device consists of five distinct and programmable architectural features (Figure 1-1 and Figure 1-2 on page 1-4): - FPGA VersaTiles - · Dedicated FlashROM - Dedicated SRAM/FIFO memory<sup>†</sup> - Extensive CCCs and PLLs<sup>†</sup> - · Advanced I/O structure Note: \*Not supported by A3P015 and A3P030 devices Figure 1-1 • ProASIC3 Device Architecture Overview with Two I/O Banks (A3P015, A3P030, A3P060, and A3P125) 1-3 Revision 18 <sup>†</sup> The A3P015 and A3P030 do not support PLL or SRAM. # 2 - ProASIC3 DC and Switching Characteristics # **General Specifications** # **Operating Conditions** Stresses beyond those listed in Table 2-1 may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute Maximum Ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions specified in Table 2-2 on page 2-2 is not implied. Table 2-1 • Absolute Maximum Ratings | Symbol | Parameter | Limits | Units | |-------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------|-------| | VCC | DC core supply voltage | -0.3 to 1.65 | V | | VJTAG | JTAG DC voltage | -0.3 to 3.75 | V | | VPUMP | Programming voltage | -0.3 to 3.75 | V | | VCCPLL | Analog power supply (PLL) | -0.3 to 1.65 | V | | VCCI | DC I/O output buffer supply voltage | -0.3 to 3.75 | V | | VMV | DC I/O input buffer supply voltage | -0.3 to 3.75 | V | | VI | I/O input voltage | –0.3 V to 3.6 V | V | | | | (when I/O hot insertion mode is enabled) | | | | | -0.3 V to (VCCI + 1 V) or 3.6 V, whichever voltage is lower (when I/O hot-insertion mode is disabled) | | | T <sub>STG</sub> <sup>2</sup> | Storage temperature | -65 to +150 | °C | | $T_J^2$ | Junction temperature | +125 | °C | #### Notes: - 1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 2-4 on page 2-3. - 2. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" section on page 3-1 for further information. - 3. For flash programming and retention maximum limits, refer to Table 2-3 on page 2-3, and for recommended operating limits, refer to Table 2-2 on page 2-2. # **User I/O Characteristics** # **Timing Model** Figure 2-3 • Timing Model Operating Conditions: -2 Speed, Commercial Temperature Range (T<sub>J</sub> = 70°C), Worst Case VCC = 1.425 V 2-15 Revision 18 Figure 2-4 • Input Buffer Timing Model and Delays (Example) Table 2-26 • Summary of I/O Timing Characteristics—Software Default Settings -2 Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst Case VCC = 1.425 V, Worst-Case VCCI (per standard) Standard I/O Banks | I/O Standard | Drive Strength | Equiv. Software Default<br>Drive Strength Option <sup>1</sup> | Slew Rate | Capacitive Load (pF) | External Resistor | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | Units | |-----------------------------------------|----------------|---------------------------------------------------------------|-----------|----------------------|-------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-------| | 3.3 V LVTTL /<br>3.3 V LVCMOS | 8 mA | 8 mA | High | 35 | 1 | 0.45 | 3.29 | 0.03 | 0.75 | 0.32 | 3.36 | 2.80 | 1.79 | 2.01 | ns | | 3.3 V LVCMOS<br>Wide Range <sup>2</sup> | 100 μΑ | 8 mA | High | 35 | - | 0.45 | 5.09 | 0.03 | 1.13 | 0.32 | 5.09 | 4.25 | 2.77 | 3.11 | ns | | 2.5 V LVCMOS | 8 mA | 8 mA | High | 35 | _ | 0.45 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns | | 1.8 V LVCMOS | 4 mA | 4 mA | High | 35 | _ | 0.45 | 4.74 | 0.03 | 0.90 | 0.32 | 4.02 | 4.74 | 1.80 | 1.85 | ns | | 1.5 V LVCMOS | 2 mA | 2 mA | High | 35 | _ | 0.45 | 5.71 | 0.03 | 1.06 | 0.32 | 4.71 | 5.71 | 1.83 | 1.83 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is $\pm 100~\mu A$ . Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-25 Revision 18 ## **Timing Characteristics** Table 2-41 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | | 1 - | I | T | | T | I | T T | T | T | | 1 | | | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | | 2 mA | Std. | 0.66 | 7.66 | 0.04 | 1.02 | 0.43 | 7.80 | 6.59 | 2.65 | 2.61 | 10.03 | 8.82 | ns | | | -1 | 0.56 | 6.51 | 0.04 | 0.86 | 0.36 | 6.63 | 5.60 | 2.25 | 2.22 | 8.54 | 7.51 | ns | | | -2 | 0.49 | 5.72 | 0.03 | 0.76 | 0.32 | 5.82 | 4.92 | 1.98 | 1.95 | 7.49 | 6.59 | ns | | 4 mA | Std. | 0.66 | 7.66 | 0.04 | 1.02 | 0.43 | 7.80 | 6.59 | 2.65 | 2.61 | 10.03 | 8.82 | ns | | | -1 | 0.56 | 6.51 | 0.04 | 0.86 | 0.36 | 6.63 | 5.60 | 2.25 | 2.22 | 8.54 | 7.51 | ns | | | -2 | 0.49 | 5.72 | 0.03 | 0.76 | 0.32 | 5.82 | 4.92 | 1.98 | 1.95 | 7.49 | 6.59 | ns | | 6 mA | Std. | 0.66 | 4.91 | 0.04 | 1.02 | 0.43 | 5.00 | 4.07 | 2.99 | 3.20 | 7.23 | 6.31 | ns | | | -1 | 0.56 | 4.17 | 0.04 | 0.86 | 0.36 | 4.25 | 3.46 | 2.54 | 2.73 | 6.15 | 5.36 | ns | | | -2 | 0.49 | 3.66 | 0.03 | 0.76 | 0.32 | 3.73 | 3.04 | 2.23 | 2.39 | 5.40 | 4.71 | ns | | 8 mA | Std. | 0.66 | 4.91 | 0.04 | 1.02 | 0.43 | 5.00 | 4.07 | 2.99 | 3.20 | 7.23 | 6.31 | ns | | | -1 | 0.56 | 4.17 | 0.04 | 0.86 | 0.36 | 4.25 | 3.46 | 2.54 | 2.73 | 6.15 | 5.36 | ns | | | -2 | 0.49 | 3.66 | 0.03 | 0.76 | 0.32 | 3.73 | 3.04 | 2.23 | 2.39 | 5.40 | 4.71 | ns | | 12 mA | Std. | 0.66 | 3.53 | 0.04 | 1.02 | 0.43 | 3.60 | 2.82 | 3.21 | 3.58 | 5.83 | 5.06 | ns | | | <b>–</b> 1 | 0.56 | 3.00 | 0.04 | 0.86 | 0.36 | 3.06 | 2.40 | 2.73 | 3.05 | 4.96 | 4.30 | ns | | | -2 | 0.49 | 2.64 | 0.03 | 0.76 | 0.32 | 2.69 | 2.11 | 2.40 | 2.68 | 4.36 | 3.78 | ns | | 16 mA | Std. | 0.66 | 3.33 | 0.04 | 1.02 | 0.43 | 3.39 | 2.56 | 3.26 | 3.68 | 5.63 | 4.80 | ns | | | -1 | 0.56 | 2.83 | 0.04 | 0.86 | 0.36 | 2.89 | 2.18 | 2.77 | 3.13 | 4.79 | 4.08 | ns | | | -2 | 0.49 | 2.49 | 0.03 | 0.76 | 0.32 | 2.53 | 1.91 | 2.44 | 2.75 | 4.20 | 3.58 | ns | | 24 mA | Std. | 0.66 | 3.08 | 0.04 | 1.02 | 0.43 | 3.13 | 2.12 | 3.32 | 4.06 | 5.37 | 4.35 | ns | | | -1 | 0.56 | 2.62 | 0.04 | 0.86 | 0.36 | 2.66 | 1.80 | 2.83 | 3.45 | 4.57 | 3.70 | ns | | | -2 | 0.49 | 2.30 | 0.03 | 0.76 | 0.32 | 2.34 | 1.58 | 2.48 | 3.03 | 4.01 | 3.25 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-44 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.66 | 9.68 | 0.04 | 1.00 | 0.43 | 9.86 | 8.42 | 2.28 | 2.21 | 12.09 | 10.66 | ns | | | -1 | 0.56 | 8.23 | 0.04 | 0.85 | 0.36 | 8.39 | 7.17 | 1.94 | 1.88 | 10.29 | 9.07 | ns | | | -2 | 0.49 | 7.23 | 0.03 | 0.75 | 0.32 | 7.36 | 6.29 | 1.70 | 1.65 | 9.03 | 7.96 | ns | | 4 mA | Std. | 0.66 | 9.68 | 0.04 | 1.00 | 0.43 | 9.86 | 8.42 | 2.28 | 2.21 | 12.09 | 10.66 | ns | | | -1 | 0.56 | 8.23 | 0.04 | 0.85 | 0.36 | 8.39 | 7.17 | 1.94 | 1.88 | 10.29 | 9.07 | ns | | | -2 | 0.49 | 7.23 | 0.03 | 0.75 | 0.32 | 7.36 | 6.29 | 1.70 | 1.65 | 9.03 | 7.96 | ns | | 6 mA | Std. | 0.66 | 6.70 | 0.04 | 1.00 | 0.43 | 6.82 | 5.89 | 2.58 | 2.74 | 9.06 | 8.12 | ns | | | <b>-</b> 1 | 0.56 | 5.70 | 0.04 | 0.85 | 0.36 | 5.80 | 5.01 | 2.20 | 2.33 | 7.71 | 6.91 | ns | | | -2 | 0.49 | 5.00 | 0.03 | 0.75 | 0.32 | 5.10 | 4.40 | 1.93 | 2.05 | 6.76 | 6.06 | ns | | 8 mA | Std. | 0.66 | 6.70 | 0.04 | 1.00 | 0.43 | 6.82 | 5.89 | 2.58 | 2.74 | 9.06 | 8.12 | ns | | | -1 | 0.56 | 5.70 | 0.04 | 0.85 | 0.36 | 5.80 | 5.01 | 2.20 | 2.33 | 7.71 | 6.91 | ns | | | -2 | 0.49 | 5.00 | 0.03 | 0.75 | 0.32 | 5.10 | 4.40 | 1.93 | 2.05 | 6.76 | 6.06 | ns | | 12 mA | Std. | 0.66 | 5.05 | 0.04 | 1.00 | 0.43 | 5.14 | 4.51 | 2.79 | 3.08 | 7.38 | 6.75 | ns | | | -1 | 0.56 | 4.29 | 0.04 | 0.85 | 0.36 | 4.37 | 3.84 | 2.38 | 2.62 | 6.28 | 5.74 | ns | | | -2 | 0.49 | 3.77 | 0.03 | 0.75 | 0.32 | 3.84 | 3.37 | 2.09 | 2.30 | 5.51 | 5.04 | ns | | 16 mA | Std. | 0.66 | 5.05 | 0.04 | 1.00 | 0.43 | 5.14 | 4.51 | 2.79 | 3.08 | 7.38 | 6.75 | ns | | | <b>–</b> 1 | 0.56 | 4.29 | 0.04 | 0.85 | 0.36 | 4.37 | 3.84 | 2.38 | 2.62 | 6.28 | 5.74 | ns | | | -2 | 0.49 | 3.77 | 0.03 | 0.75 | 0.32 | 3.84 | 3.37 | 2.09 | 2.30 | 5.51 | 5.04 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-45 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 0.66 | 7.07 | 0.04 | 1.00 | 0.43 | 7.20 | 6.23 | 2.07 | 2.15 | ns | | | <b>–</b> 1 | 0.56 | 6.01 | 0.04 | 0.85 | 0.36 | 6.12 | 5.30 | 1.76 | 1.83 | ns | | | -2 | 0.49 | 5.28 | 0.03 | 0.75 | 0.32 | 5.37 | 4.65 | 1.55 | 1.60 | ns | | 4 mA | Std. | 0.66 | 7.07 | 0.04 | 1.00 | 0.43 | 7.20 | 6.23 | 2.07 | 2.15 | ns | | | <b>–</b> 1 | 0.56 | 6.01 | 0.04 | 0.85 | 0.36 | 6.12 | 5.30 | 1.76 | 1.83 | ns | | | -2 | 0.49 | 5.28 | 0.03 | 0.75 | 0.32 | 5.37 | 4.65 | 1.55 | 1.60 | ns | | 6 mA | Std. | 0.66 | 4.41 | 0.04 | 1.00 | 0.43 | 4.49 | 3.75 | 2.39 | 2.69 | ns | | | <b>–</b> 1 | 0.56 | 3.75 | 0.04 | 0.85 | 0.36 | 3.82 | 3.19 | 2.04 | 2.29 | ns | | | -2 | 0.49 | 3.29 | 0.03 | 0.75 | 0.32 | 3.36 | 2.80 | 1.79 | 2.01 | ns | | 8 mA | Std. | 0.66 | 4.41 | 0.04 | 1.00 | 0.43 | 4.49 | 3.75 | 2.39 | 2.69 | ns | | | <b>–</b> 1 | 0.56 | 3.75 | 0.04 | 0.85 | 0.36 | 3.82 | 3.19 | 2.04 | 2.29 | ns | 2-37 Revision 18 # **Global Resource Characteristics** # **A3P250 Clock Tree Topology** Clock delays are device-specific. Figure 2-28 is an example of a global tree used for clock routing. The global tree presented in Figure 2-28 is driven by a CCC located on the west side of the A3P250 device. It is used to drive all D-flip-flops in the device. Figure 2-28 • Example of Global Tree Use in an A3P250 Device for Clock Routing # **Global Tree Timing Characteristics** Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-90. Table 2-108 to Table 2-114 on page 2-89 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading. 2-85 Revision 18 # **Embedded SRAM and FIFO Characteristics** ## **SRAM** Figure 2-30 • RAM Models # **Timing Characteristics** Table 2-118 • FIFO (for all dies except A3P250) Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------|---------------------------------------------------|------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.34 | 1.52 | 1.79 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.19 | 0.22 | 0.26 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.17 | 2.47 | 2.90 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 0.94 | 1.07 | 1.26 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 6.13 | 6.98 | 8.20 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 310 | 272 | 231 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. | QN132 | | | | | | | |------------|-----------------|--|--|--|--|--| | Pin Number | A3P250 Function | | | | | | | A1 | GAB2/IO117UPB3 | | | | | | | A2 | IO117VPB3 | | | | | | | A3 | VCCIB3 | | | | | | | A4 | GFC1/IO110PDB3 | | | | | | | A5 | GFB0/IO109NPB3 | | | | | | | A6 | VCCPLF | | | | | | | A7 | GFA1/IO108PPB3 | | | | | | | A8 | GFC2/IO105PPB3 | | | | | | | A9 | IO103NDB3 | | | | | | | A10 | VCC | | | | | | | A11 | GEA1/IO98PPB3 | | | | | | | A12 | GEA0/IO98NPB3 | | | | | | | A13 | GEC2/IO95RSB2 | | | | | | | A14 | IO91RSB2 | | | | | | | A15 | VCC | | | | | | | A16 | IO90RSB2 | | | | | | | A17 | IO87RSB2 | | | | | | | A18 | IO85RSB2 | | | | | | | A19 | IO82RSB2 | | | | | | | A20 | IO76RSB2 | | | | | | | A21 | IO70RSB2 | | | | | | | A22 | VCC | | | | | | | A23 | GDB2/IO62RSB2 | | | | | | | A24 | TDI | | | | | | | A25 | TRST | | | | | | | A26 | GDC1/IO58UDB1 | | | | | | | A27 | VCC | | | | | | | A28 | IO54NDB1 | | | | | | | A29 | IO52NDB1 | | | | | | | A30 | GCA2/IO51PPB1 | | | | | | | A31 | GCA0/IO50NPB1 | | | | | | | A32 | GCB1/IO49PDB1 | | | | | | | A33 | IO47NSB1 | | | | | | | A34 | VCC | | | | | | | A35 | IO41NPB1 | | | | | | | A36 | GBA2/IO41PPB1 | | | | | | | | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | A37 | GBB1/IO38RSB0 | | A38 | GBC0/IO35RSB0 | | A39 | VCCIB0 | | A40 | IO28RSB0 | | A41 | IO22RSB0 | | A42 | IO18RSB0 | | A43 | IO14RSB0 | | A44 | IO11RSB0 | | A45 | IO07RSB0 | | A46 | VCC | | A47 | GAC1/IO05RSB0 | | A48 | GAB0/IO02RSB0 | | B1 | IO118VDB3 | | B2 | GAC2/IO116UDB3 | | В3 | GND | | B4 | GFC0/IO110NDB3 | | B5 | VCOMPLF | | В6 | GND | | B7 | GFB2/IO106PSB3 | | B8 | IO103PDB3 | | В9 | GND | | B10 | GEB0/IO99NDB3 | | B11 | VMV3 | | B12 | GEB2/IO96RSB2 | | B13 | IO92RSB2 | | B14 | GND | | B15 | IO89RSB2 | | B16 | IO86RSB2 | | B17 | GND | | B18 | IO78RSB2 | | B19 | IO72RSB2 | | B20 | GND | | B21 | GNDQ | | B22 | TMS | | B23 | TDO | | B24 | GDC0/IO58VDB1 | | ONLOG | | | | | | |------------|-----------------|--|--|--|--| | | QN132 | | | | | | Pin Number | A3P250 Function | | | | | | B25 | GND | | | | | | B26 | IO54PDB1 | | | | | | B27 | GCB2/IO52PDB1 | | | | | | B28 | GND | | | | | | B29 | GCB0/IO49NDB1 | | | | | | B30 | GCC1/IO48PDB1 | | | | | | B31 | GND | | | | | | B32 | GBB2/IO42PDB1 | | | | | | B33 | VMV1 | | | | | | B34 | GBA0/IO39RSB0 | | | | | | B35 | GBC1/IO36RSB0 | | | | | | B36 | GND | | | | | | B37 | IO26RSB0 | | | | | | B38 | IO21RSB0 | | | | | | B39 | GND | | | | | | B40 | IO13RSB0 | | | | | | B41 | IO08RSB0 | | | | | | B42 | GND | | | | | | B43 | GAC0/IO04RSB0 | | | | | | B44 | GNDQ | | | | | | C1 | GAA2/IO118UDB3 | | | | | | C2 | IO116VDB3 | | | | | | C3 | VCC | | | | | | C4 | GFB1/IO109PPB3 | | | | | | C5 | GFA0/IO108NPB3 | | | | | | C6 | GFA2/IO107PSB3 | | | | | | C7 | IO105NPB3 | | | | | | C8 | VCCIB3 | | | | | | C9 | GEB1/IO99PDB3 | | | | | | C10 | GNDQ | | | | | | C11 | GEA2/IO97RSB2 | | | | | | C12 | IO94RSB2 | | | | | | C13 | VCCIB2 | | | | | | C14 | IO88RSB2 | | | | | | C15 | IO84RSB2 | | | | | | C16 | IO80RSB2 | | | | | # **CS121 – Bottom View** Note: The die attach paddle center of the package is tied to ground (GND). #### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. | V | <b>/</b> Q100 | |------------|-----------------| | Pin Number | A3P030 Function | | 1 | GND | | 2 | IO82RSB1 | | 3 | IO81RSB1 | | 4 | IO80RSB1 | | 5 | IO79RSB1 | | 6 | IO78RSB1 | | 7 | IO77RSB1 | | 8 | IO76RSB1 | | 9 | GND | | 10 | IO75RSB1 | | 11 | IO74RSB1 | | 12 | GEC0/IO73RSB1 | | 13 | GEA0/IO72RSB1 | | 14 | GEB0/IO71RSB1 | | 15 | IO70RSB1 | | 16 | IO69RSB1 | | 17 | VCC | | 18 | VCCIB1 | | 19 | IO68RSB1 | | 20 | IO67RSB1 | | 21 | IO66RSB1 | | 22 | IO65RSB1 | | 23 | IO64RSB1 | | 24 | IO63RSB1 | | 25 | IO62RSB1 | | 26 | IO61RSB1 | | 27 | IO60RSB1 | | 28 | IO59RSB1 | | 29 | IO58RSB1 | | 30 | IO57RSB1 | | 31 | IO56RSB1 | | 32 | IO55RSB1 | | 33 | IO54RSB1 | | 34 | IO53RSB1 | | 35 | IO52RSB1 | | 36 | IO51RSB1 | | V | /Q100 | |------------|-----------------| | Pin Number | A3P030 Function | | 37 | VCC | | 38 | GND | | 39 | VCCIB1 | | 40 | IO49RSB1 | | 41 | IO47RSB1 | | 42 | IO46RSB1 | | 43 | IO45RSB1 | | 44 | IO44RSB1 | | 45 | IO43RSB1 | | 46 | IO42RSB1 | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | NC | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | IO41RSB0 | | 58 | IO40RSB0 | | 59 | IO39RSB0 | | 60 | IO38RSB0 | | 61 | IO37RSB0 | | 62 | IO36RSB0 | | 63 | GDB0/IO34RSB0 | | 64 | GDA0/IO33RSB0 | | 65 | GDC0/IO32RSB0 | | 66 | VCCIB0 | | 67 | GND | | 68 | VCC | | 69 | IO31RSB0 | | 70 | IO30RSB0 | | 71 | IO29RSB0 | | 72 | IO28RSB0 | | Pin Number | A3P030 Function | | |------------|-----------------|--| | 73 | IO27RSB0 | | | 74 | IO26RSB0 | | | 75 | IO25RSB0 | | | 76 | IO24RSB0 | | | 77 | IO23RSB0 | | | 78 | IO22RSB0 | | | 79 | IO21RSB0 | | | 80 | IO20RSB0 | | | 81 | IO19RSB0 | | | 82 | IO18RSB0 | | | 83 | IO17RSB0 | | | 84 | IO16RSB0 | | | 85 | IO15RSB0 | | | 86 | IO14RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO12RSB0 | | | 91 | IO10RSB0 | | | 92 | IO08RSB0 | | | 93 | IO07RSB0 | | | 94 | IO06RSB0 | | | 95 | IO05RSB0 | | | 96 | IO04RSB0 | | | 97 | IO03RSB0 | | | 98 | IO02RSB0 | | | 99 | IO01RSB0 | | | 100 | IO00RSB0 | | | PQ208 | | | | |----------------------------|----------------|--|--| | Pin Number A3P600 Function | | | | | 1 | GND | | | | 2 | GAA2/IO174PDB3 | | | | 3 | IO174NDB3 | | | | 4 | GAB2/IO173PDB3 | | | | 5 | IO173NDB3 | | | | 6 | GAC2/IO172PDB3 | | | | 7 | IO172NDB3 | | | | 8 | IO171PDB3 | | | | 9 | IO171NDB3 | | | | 10 | IO170PDB3 | | | | 11 | IO170NDB3 | | | | 12 | IO169PDB3 | | | | 13 | IO169NDB3 | | | | 14 | IO168PDB3 | | | | 15 | IO168NDB3 | | | | 16 | VCC | | | | 17 | GND | | | | 18 | VCCIB3 | | | | 19 | IO166PDB3 | | | | 20 | IO166NDB3 | | | | 21 | GFC1/IO164PDB3 | | | | 22 | GFC0/IO164NDB3 | | | | 23 | GFB1/IO163PDB3 | | | | 24 | GFB0/IO163NDB3 | | | | 25 | VCOMPLF | | | | 26 | GFA0/IO162NPB3 | | | | 27 | VCCPLF | | | | 28 | GFA1/IO162PPB3 | | | | 29 | GND | | | | 30 | GFA2/IO161PDB3 | | | | 31 | IO161NDB3 | | | | 32 | GFB2/IO160PDB3 | | | | 33 | IO160NDB3 | | | | 34 | GFC2/IO159PDB3 | | | | 35 | IO159NDB3 | | | | 36 | VCC | | | | F | PQ208 | | | |----------------------------|----------------|--|--| | Pin Number A3P600 Function | | | | | 37 | IO152PDB3 | | | | 38 | IO152NDB3 | | | | 39 | IO150PSB3 | | | | 40 | VCCIB3 | | | | 41 | GND | | | | 42 | IO147PDB3 | | | | 43 | IO147NDB3 | | | | 44 | GEC1/IO146PDB3 | | | | 45 | GEC0/IO146NDB3 | | | | 46 | GEB1/IO145PDB3 | | | | 47 | GEB0/IO145NDB3 | | | | 48 | GEA1/IO144PDB3 | | | | 49 | GEA0/IO144NDB3 | | | | 50 | VMV3 | | | | 51 | GNDQ | | | | 52 | GND | | | | 53 | VMV2 | | | | 54 | GEA2/IO143RSB2 | | | | 55 | GEB2/IO142RSB2 | | | | 56 | GEC2/IO141RSB2 | | | | 57 | IO140RSB2 | | | | 58 | IO139RSB2 | | | | 59 | IO138RSB2 | | | | 60 | IO137RSB2 | | | | 61 | IO136RSB2 | | | | 62 | VCCIB2 | | | | 63 | IO135RSB2 | | | | 64 | IO133RSB2 | | | | 65 | GND | | | | 66 | IO131RSB2 | | | | 67 | IO129RSB2 | | | | 68 | IO127RSB2 | | | | 69 | IO125RSB2 | | | | 70 | IO123RSB2 | | | | 71 | VCC | | | | 72 | VCCIB2 | | | | PQ208 | | | |-----------------|--|--| | A3P600 Function | | | | IO120RSB2 | | | | IO119RSB2 | | | | IO118RSB2 | | | | IO117RSB2 | | | | IO116RSB2 | | | | IO115RSB2 | | | | IO114RSB2 | | | | IO112RSB2 | | | | GND | | | | IO111RSB2 | | | | IO110RSB2 | | | | IO109RSB2 | | | | IO108RSB2 | | | | IO107RSB2 | | | | IO106RSB2 | | | | VCC | | | | VCCIB2 | | | | IO104RSB2 | | | | IO102RSB2 | | | | IO100RSB2 | | | | IO98RSB2 | | | | IO96RSB2 | | | | IO92RSB2 | | | | GDC2/IO91RSB2 | | | | GND | | | | GDB2/IO90RSB2 | | | | GDA2/IO89RSB2 | | | | GNDQ | | | | TCK | | | | TDI | | | | TMS | | | | VMV2 | | | | GND | | | | VPUMP | | | | GNDQ | | | | TDO | | | | | | | | | FG484 | | |----------------------------|----------------|--| | Pin Number A3P400 Function | | | | R17 | GDB1/IO78UPB1 | | | R18 | GDC1/IO77UDB1 | | | R19 | IO75NDB1 | | | R20 | VCC | | | R21 | NC | | | R22 | NC | | | T1 | NC | | | T2 | NC | | | Т3 | NC | | | T4 | IO140NDB3 | | | T5 | IO138PPB3 | | | T6 | GEC1/IO137PPB3 | | | T7 | IO131RSB2 | | | Т8 | GNDQ | | | Т9 | GEA2/IO134RSB2 | | | T10 | IO117RSB2 | | | T11 | IO111RSB2 | | | T12 | IO99RSB2 | | | T13 | IO94RSB2 | | | T14 | IO87RSB2 | | | T15 | GNDQ | | | T16 | IO93RSB2 | | | T17 | VJTAG | | | T18 | GDC0/IO77VDB1 | | | T19 | GDA1/IO79UDB1 | | | T20 | NC | | | T21 | NC | | | T22 | NC | | | U1 | NC | | | U2 | NC | | | U3 | NC | | | U4 | GEB1/IO136PDB3 | | | U5 | GEB0/IO136NDB3 | | | U6 | VMV2 | | | U7 | IO129RSB2 | | | U8 | IO128RSB2 | | | | FG484 | |------------|-----------------| | Pin Number | A3P400 Function | | U9 | IO122RSB2 | | U10 | IO115RSB2 | | U11 | IO110RSB2 | | U12 | IO98RSB2 | | U13 | IO95RSB2 | | U14 | IO88RSB2 | | U15 | IO84RSB2 | | U16 | TCK | | U17 | VPUMP | | U18 | TRST | | U19 | GDA0/IO79VDB1 | | U20 | NC | | U21 | NC | | U22 | NC | | V1 | NC | | V2 | NC | | V3 | GND | | V4 | GEA1/IO135PDB3 | | V5 | GEA0/IO135NDB3 | | V6 | IO127RSB2 | | V7 | GEC2/IO132RSB2 | | V8 | IO123RSB2 | | V9 | IO118RSB2 | | V10 | IO112RSB2 | | V11 | IO106RSB2 | | V12 | IO100RSB2 | | V13 | IO96RSB2 | | V14 | IO89RSB2 | | V15 | IO85RSB2 | | V16 | GDB2/IO81RSB2 | | V17 | TDI | | V18 | NC | | V19 | TDO | | V20 | GND | | V21 | NC | | V22 | NC | | FG484 | | | |------------------------------|----------------|--| | Pin Number A3P400 Function | | | | W1 | NC | | | W2 | NC | | | W3 | NC | | | W4 | GND | | | W5 | IO126RSB2 | | | W6 | GEB2/IO133RSB2 | | | W7 | IO124RSB2 | | | W8 | IO116RSB2 | | | W9 | IO113RSB2 | | | W10 | IO107RSB2 | | | W11 | IO105RSB2 | | | W12 | IO102RSB2 | | | W13 | IO97RSB2 | | | W14 | IO92RSB2 | | | W15 | GDC2/IO82RSB2 | | | W16 | IO86RSB2 | | | W17 | GDA2/IO80RSB2 | | | W18 | TMS | | | W19 | GND | | | W20 | NC | | | W21 | NC | | | W22 | NC | | | Y1 | VCCIB3 | | | Y2 | NC | | | Y3 | NC | | | Y4 | NC | | | Y5 | GND | | | Y6 | NC | | | Y7 | NC | | | Y8 | VCC | | | Y9 | VCC | | | Y10 | NC | | | Y11 | NC | | | Y12 | NC | | | Y13 | NC | | | Y14 | VCC | | | | FG484 | |------------|-----------------| | Pin Number | A3P600 Function | | K19 | IO75NDB1 | | K20 | NC | | K21 | IO76NDB1 | | K22 | IO76PDB1 | | L1 | NC | | L2 | IO155PDB3 | | L3 | NC | | L4 | GFB0/IO163NPB3 | | L5 | GFA0/IO162NDB3 | | L6 | GFB1/IO163PPB3 | | L7 | VCOMPLF | | L8 | GFC0/IO164NPB3 | | L9 | VCC | | L10 | GND | | L11 | GND | | L12 | GND | | L13 | GND | | L14 | VCC | | L15 | GCC0/IO69NPB1 | | L16 | GCB1/IO70PPB1 | | L17 | GCA0/IO71NPB1 | | L18 | IO67NPB1 | | L19 | GCB0/IO70NPB1 | | L20 | IO77PDB1 | | L21 | IO77NDB1 | | L22 | IO78NPB1 | | M1 | NC | | M2 | IO155NDB3 | | M3 | IO158NPB3 | | M4 | GFA2/IO161PPB3 | | M5 | GFA1/IO162PDB3 | | M6 | VCCPLF | | M7 | IO160NDB3 | | M8 | GFB2/IO160PDB3 | | M9 | VCC | | M10 | GND | | FG484 | | | |--------------------------|----------------|--| | Pin Number A3P600 Functi | | | | M11 | GND | | | M12 | GND | | | M13 | GND | | | M14 | VCC | | | M15 | GCB2/IO73PPB1 | | | M16 | GCA1/IO71PPB1 | | | M17 | GCC2/IO74PPB1 | | | M18 | IO80PPB1 | | | M19 | GCA2/IO72PDB1 | | | M20 | IO79PPB1 | | | M21 | IO78PPB1 | | | M22 | NC | | | N1 | IO154NDB3 | | | N2 | IO154PDB3 | | | N3 | NC | | | N4 | GFC2/IO159PDB3 | | | N5 | IO161NPB3 | | | N6 | IO156PPB3 | | | N7 | IO129RSB2 | | | N8 | VCCIB3 | | | N9 | VCC | | | N10 | GND | | | N11 | GND | | | N12 | GND | | | N13 | GND | | | N14 | VCC | | | N15 | VCCIB1 | | | N16 | IO73NPB1 | | | N17 | IO80NPB1 | | | N18 | IO74NPB1 | | | N19 | IO72NDB1 | | | N20 | NC | | | N21 | IO79NPB1 | | | N22 | NC | | | P1 | NC | | | P2 | IO153PDB3 | | | FG484 | | | |------------------------------|----------------|--| | Pin Number A3P600 Function | | | | P3 | IO153NDB3 | | | P4 | IO159NDB3 | | | P5 | IO156NPB3 | | | P6 | IO151PPB3 | | | P7 | IO158PPB3 | | | P8 | VCCIB3 | | | P9 | GND | | | P10 | VCC | | | P11 | VCC | | | P12 | VCC | | | P13 | VCC | | | P14 | GND | | | P15 | VCCIB1 | | | P16 | GDB0/IO87NPB1 | | | P17 | IO85NDB1 | | | P18 | IO85PDB1 | | | P19 | IO84PDB1 | | | P20 | NC | | | P21 | IO81PDB1 | | | P22 | NC NC | | | R1 | NC | | | R2 | NC | | | R3 | VCC | | | R4 | IO150PDB3 | | | R5 | IO151NPB3 | | | R6 | IO147NPB3 | | | R7 | GEC0/IO146NPB3 | | | R8 | VMV3 | | | R9 | VCCIB2 | | | R10 | VCCIB2 | | | R11 | IO117RSB2 | | | R12 | IO110RSB2 | | | R13 | VCCIB2 | | | R14 | VCCIB2 | | | R15 | VMV2 | | | R16 | IO94RSB2 | | | | | | # 5 - Datasheet Information # **List of Changes** The following table lists critical changes that were made in each version of the ProASIC3 datasheet. | Revision | Changes | Page | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | Revision 18<br>(March 2016) | | | | | Added reference of Package Mechanical Drawings document in all package pin assignment notes (76833). | NA | | Revision 17 | Removed PQFP embedded heat spreader info. from Table 2-5 (SAR 52320). | 2-6 | | (June 2015) | Updated "VCCIBx I/O Supply Voltage" (SAR 43323). | 3-1 | | Revision 16<br>(December 2014) | Updated "ProASIC3 Ordering Information". Interchanged the positions of Y- Security Feature and I- Application (Temperature Range) (SAR 61079). Added Note "Only devices with package size greater than or equal to 5x5 are supported". | 1-IV | | | Updated Table Note (2) in Table 2-3 • Flash Programming Limits – Retention, Storage and Operating Temperature so that the Table Note is not applicable for Maximum Storage Temperature T <sub>STG</sub> (SAR 54297). | 2-3 | | | Added values for Drive strength 2 mA in Table 2-41 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew, Table 2-42 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew, Table 2-43 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew, and Table 2-44 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew (SAR 57184). | 2-34, 2-35,<br>2-36, 2-37 | | | Added Figure 2-1 • High-Temperature Data Retention (HTR) (SAR 45466). | 2-3 | | | Updates made to maintain the style and consistency of the document. | NA | | Revision 15<br>(July 2014) | Added corner pad table note (3) to "QN132 – Bottom View" (SAR 47442). | 4-6 | | | Ambient temperature removed in Table 2-2, table notes and "ProASIC3 Ordering Information" figure were modified (SAR 48343). | 2-2<br>1-IV | | | Other updates were made to maintain the style and consistency of the datasheet. | NA | | Revision 14<br>(April 2014) | Note added for the discontinuance of QN132 package to the following tables and section: "ProASIC3 Devices", "I/Os Per Package 1", "ProASIC3 FPGAs Package Sizes Dimensions" and "QN132 – Bottom View" section (SAR 55118). | I, III, 4-6 | ## Datasheet Information | Revision | Changes | Page | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | Revision 10 (continued) | "TBD" for 3.3 V LVCMOS Wide Range in Table 2-28 • I/O Output Buffer Maximum Resistances1 through Table 2-30 • I/O Output Buffer Maximum Resistances1 was replaced by "Same as regular 3.3 V" (SAR 33852). | 2-26 to 2-28 | | | The equations in the notes for Table 2-31 • I/O Weak Pull-Up/Pull-Down Resistances were corrected (SAR 32470). | 2-28 | | | "TBD" for 3.3 V LVCMOS Wide Range in Table 2-32 • I/O Short Currents IOSH/IOSL through Table 2-34 • I/O Short Currents IOSH/IOSL was replaced by "Same as regular 3.3 V LVCMOS" (SAR 33852). | 2-29 to 2-31 | | | In the "3.3 V LVCMOS Wide Range" section, values were added to Table 2-47 through Table 2-49 for IOSL and IOSH, replacing "TBD" (SAR 33852). | 2-39 to 2-40 | | | The following sentence was deleted from the "2.5 V LVCMOS" section (SAR 24916): "It uses a 5 V-tolerant input buffer and push-pull output buffer." | 2-47 | | | The table notes were revised for Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels (SAR 33859). | 2-66 | | | Values were added for $F_{DDRIMAX}$ and $F_{DDOMAX}$ in Table 2-102 • Input DDR Propagation Delays and Table 2-104 • Output DDR Propagation Delays (SAR 23919). | 2-78, 2-80 | | | Table 2-115 • ProASIC3 CCC/PLL Specification was updated. A note was added to indicate that when the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available (SAR 25705). | 2-90 | | | The following figures were deleted (SAR 29991). Reference was made to a new application note, <i>Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs</i> , which covers these cases in detail (SAR 21770). | 2-92, | | | Figure 2-34 • Write Access after Write onto Same Address Figure 2-35 • Read Access after Write onto Same Address Figure 2-35 • Read Access after Write onto Same Address | 2-94,<br>2-99 2-102 | | | The port names in the SRAM "Timing Waveforms", SRAM "Timing Characteristics" tables, Figure 2-39 • FIFO Reset, and the FIFO "Timing Characteristics" tables were revised to ensure consistency with the software names (SARs 29991, 30510). | | | | The "Pin Descriptions" chapter has been added (SAR 21642). | 3-1 | | | Package names used in the "Package Pin Assignments" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395). | 4-1 | | July 2010 | The versioning system for datasheets has been changed. Datasheets are assigned a revision number that increments each time the datasheet is revised. The "ProASIC3 Device Status" table on page IV indicates the status for each device in the device family. | N/A | 5-5 Revision 18 ## Datasheet Information | Revision | Changes | Page | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 5 (Aug 2008) DC and Switching Characteristics v1.3 | TJ, Maximum Junction Temperature, was changed to 100° from 110° in the "Thermal Characteristics" section and EQ 1. The calculated result of Maximum Power Allowed has thus changed to 1.463 W from 1.951 W. | 2-6 | | | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics. | 2-7 | | | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. P <sub>AC14</sub> was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new. | 2-11, 2-12 | | | The "PLL Contribution—PPLL" section was updated to change the $P_{PLL}$ formula from $P_{AC13}$ + $P_{AC14}$ * $F_{CLKOUT}$ to $P_{DC4}$ + $P_{AC13}$ * $F_{CLKOUT}$ . | 2-14 | | | Both fall and rise values were included for $t_{DDRISUD}$ and $t_{DDRIHD}$ in Table 2-102 • Input DDR Propagation Delays. | 2-78 | | | Table 2-107 • A3P015 Global Resource is new. | 2-86 | | | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification. | 2-90 | | Revision 4 (Jun 2008) DC and Switching Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed. | 2-2 | | | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3 | | | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power. | 2-7 | | | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X. | 2-27 | | | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated. | 2-66 | | Revision 3 (Jun 2008)<br>Packaging v1.3 | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram. | 4-3 | | | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new. | 4-6 | | Revision 2 (Feb 2008) Product Brief v1.0 | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | N/A | | | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated: | N/A | | | "Features and Benefits" "ProASIC3 Ordering Information" | | | | "Temperature Grade Offerings" | | | | "ProASIC3 Flash Family FPGAs" | | | | "A3P015 and A3P030" note | | | | Introduction and Overview (NA) | | 5-7 Revision 18 # **Datasheet Categories** #### **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "ProASIC3 Device Status" table on page IV, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. #### **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. #### Unmarked (production) This version contains information that is considered to be final. ## **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information. 5-15 Revision 18