Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 110592 | | Number of I/O | 154 | | Number of Gates | 600000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/a3p600-pq208i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # I/Os Per Package <sup>1</sup> | ProASIC3<br>Devices | A3P015 <sup>2</sup> | A3P030 | A3P060 | A3P125 | A3P | 250 <sup>3</sup> | A3P | 400 <sup>3</sup> | A3F | P600 | A3P | 1000 | |----------------------|---------------------|------------------|------------------|------------------|-------------------------------|------------------------|-------------------------------|------------------------|-------------------------------|------------------------|-------------------------------|------------------------| | Cortex-M1<br>Devices | | | | | M1A3F | 250 <sup>3,5</sup> | M1A3 | P400 <sup>3</sup> | M1A3 | 3P600 | M1A3 | P1000 | | | | | | | I/C | ) Type | | | | | | | | Package | Single-Ended I/O | Single-Ended I/O | Single-Ended I/O | Single-Ended I/O | Single-Ended I/O <sup>4</sup> | Differential I/O Pairs | Single-Ended I/O <sup>4</sup> | Differential I/O Pairs | Single-Ended I/O <sup>4</sup> | Differential I/O Pairs | Single-Ended I/O <sup>4</sup> | Differential I/O Pairs | | QN48 | _ | 34 | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | QN68 | 49 | 49 | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | QN132 <sup>7</sup> | _ | 81 | 80 | 84 | 87 | 19 | - | - | | _ | _ | _ | | CS121 | _ | _ | 96 | _ | - | _ | _ | _ | _ | _ | _ | _ | | VQ100 | _ | 77 | 71 | 71 | 68 | 13 | _ | _ | | _ | _ | _ | | TQ144 | _ | _ | 91 | 100 | - | _ | _ | _ | _ | _ | _ | _ | | PQ208 | _ | - | - | 133 | 151 | 34 | 151 | 34 | 154 | 35 | 154 | 35 | | FG144 | _ | _ | 96 | 97 | 97 | 24 | 97 | 25 | 97 | 25 | 97 | 25 | | FG256 <sup>5,6</sup> | _ | - | - | - | 157 | 38 | 178 | 38 | 177 | 43 | 177 | 44 | | FG484 <sup>6</sup> | _ | _ | _ | _ | - | _ | 194 | 38 | 235 | 60 | 300 | 74 | #### Notes - 1. When considering migrating your design to a lower- or higher-density device, refer to the ProASIC3 FPGA Fabric User Guide to ensure complying with design and board migration requirements. - 2. A3P015 is not recommended for new designs. - 3. For A3P250 and A3P400 devices, the maximum number of LVPECL pairs in east and west banks cannot exceed 15. Refer to the ProASIC3 FPGA Fabric Users Guide for position assignments of the 15 LVPECL pairs. - 4. Each used differential I/O pair reduces the number of single-ended I/Os available by two. - 5. The M1A3P250 device does not support FG256 package. - 6. FG256 and FG484 are footprint-compatible packages. - 7. Package not available. Table 1 • ProASIC3 FPGAs Package Sizes Dimensions | Package | CS121 | QN48 | QN68 | QN132 * | VQ100 | TQ144 | PQ208 | FG144 | FG256 | FG484 | |------------------------------------|-------|-------|-------|---------|---------|---------|---------|---------|---------|---------| | Length × Width (mm × mm) | 6 × 6 | 6 × 6 | 8 × 8 | 8 × 8 | 14 × 14 | 20 × 20 | 28 × 28 | 13 × 13 | 17 × 17 | 23 × 23 | | Nominal Area<br>(mm <sup>2</sup> ) | 36 | 36 | 64 | 64 | 196 | 400 | 784 | 169 | 289 | 529 | | Pitch (mm) | 0.5 | 0.4 | 0.4 | 0.5 | 0.5 | 0.5 | 0.5 | 1.0 | 1.0 | 1.0 | | Height (mm) | 0.99 | 0.90 | 0.90 | 0.75 | 1.00 | 1.40 | 3.40 | 1.45 | 1.60 | 2.23 | Note: \* Package not available Revision 18 III # **ProASIC3 Ordering Information** # **ProASIC3 Device Status** | ProASIC3 Devices | Status | Cortex-M1 Devices | Status | |------------------|----------------------------------|-------------------|------------| | A3P015 | Not recommended for new designs. | | | | A3P030 | Production | | | | A3P060 | Production | | | | A3P125 | Production | | | | A3P250 | Production | M1A3P250 | Production | | A3P400 | Production | M1A3P400 | Production | | A3P600 | Production | M1A3P600 | Production | | A3P1000 | Production | M1A3P1000 | Production | V Revision 18 # ProASIC3 Device Family Overview ProASIC3 DC and Switching Characteristics Pin Descriptions Package Pin Assignments QN68 – Bottom View ......4-3 **Datasheet Information** ### RAM Contribution—P<sub>MEMORY</sub> $P_{MEMORY} = P_{AC11} * N_{BLOCKS} * F_{READ-CLOCK} * \beta_2 + P_{AC12} * N_{BLOCK} * F_{WRITE-CLOCK} * \beta_3$ N<sub>BLOCKS</sub> is the number of RAM blocks used in the design. F<sub>READ-CLOCK</sub> is the memory read clock frequency. $\beta_2$ is the RAM enable rate for read operations. F<sub>WRITE-CLOCK</sub> is the memory write clock frequency. $\beta_3$ is the RAM enable rate for write operations—guidelines are provided in Table 2-17 on page 2-14. # PLL Contribution—P<sub>PLL</sub> $P_{PLL} = P_{DC4} + P_{AC13} * F_{CLKOUT}$ F<sub>CLKOUT</sub> is the output clock frequency. <sup>1</sup> ### Guidelines # **Toggle Rate Definition** A toggle rate defines the frequency of a net or logic element relative to a clock. It is a percentage. If the toggle rate of a net is 100%, this means that this net switches at half the clock frequency. Below are some examples: - The average toggle rate of a shift register is 100% because all flip-flop outputs toggle at half of the clock frequency. - The average toggle rate of an 8-bit counter is 25%: - Bit 0 (LSB) = 100% - Bit 1 = 50% - Bit 2 = 25% - ... - Bit 7 (MSB) = 0.78125% - Average toggle rate = (100% + 50% + 25% + 12.5% + . . . + 0.78125%) / 8 #### **Enable Rate Definition** Output enable rate is the average percentage of time during which tristate outputs are enabled. When nontristate output buffers are used, the enable rate should be 100%. Table 2-16 • Toggle Rate Guidelines Recommended for Power Calculation | Component | Definition | Guideline | |------------|----------------------------------|-----------| | $\alpha_1$ | Toggle rate of VersaTile outputs | 10% | | $\alpha_2$ | I/O buffer toggle rate | 10% | Table 2-17 • Enable Rate Guidelines Recommended for Power Calculation | Component | Definition | Guideline | |-----------|--------------------------------------|-----------| | $\beta_1$ | I/O output buffer enable rate | 100% | | $\beta_2$ | RAM enable rate for read operations | 12.5% | | $\beta_3$ | RAM enable rate for write operations | 12.5% | The PLL dynamic contribution depends on the input clock frequency, the number of output clock signals generated by the PLL, and the frequency of each output clock. If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its corresponding contribution (P<sub>AC14</sub> \* F<sub>CLKOUT</sub> product) to the total PLL contribution. # **Overview of I/O Performance** # Summary of I/O DC Input and Output Levels – Default I/O Software Settings Table 2-18 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings Applicable to Advanced I/O Banks | | | Equiv. | | | VIL | VIH | | VOL | VOH | | | | |--------------------------------------------|--------------------------|-----------------------------------------------------------------|------|----------|-------------|-------------|----------|-------------|-------------|------------------------|------------------------|--| | I/O Standard | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> | | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | IOL <sup>1</sup><br>mA | IOH <sup>1</sup><br>mA | | | 3.3 V LVTTL /<br>3.3 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | | | 3.3 V<br>LVCMOS<br>Wide Range <sup>3</sup> | 100 μΑ | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 0.1 | 0.1 | | | 2.5 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 12 | 12 | | | 1.8 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 12 | 12 | | | 1.5 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.6 | 0.25 * VCCI | 0.75 * VCCI | 12 | 12 | | | 3.3 V PCI | Per PCI specifications | | | | | | | | | | | | | 3.3 V PCI-X | Per PCI-X specifications | | | | | | | | | | | | ### Notes: - 1. Currents are measured at 85°C junction temperature. - 2. 3.3 V LVCMOS wide range is applicable to 100 μA drive strength only. The configuration will NOT operate at the equivalent software default drive strength. These values are for Normal Ranges ONLY. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. 2-19 Revision 18 # **Timing Characteristics** Table 2-41 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | | 1 - | ī | ı | | T | I | T | T | T | | I | | I 1 | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | | 2 mA | Std. | 0.66 | 7.66 | 0.04 | 1.02 | 0.43 | 7.80 | 6.59 | 2.65 | 2.61 | 10.03 | 8.82 | ns | | | -1 | 0.56 | 6.51 | 0.04 | 0.86 | 0.36 | 6.63 | 5.60 | 2.25 | 2.22 | 8.54 | 7.51 | ns | | | -2 | 0.49 | 5.72 | 0.03 | 0.76 | 0.32 | 5.82 | 4.92 | 1.98 | 1.95 | 7.49 | 6.59 | ns | | 4 mA | Std. | 0.66 | 7.66 | 0.04 | 1.02 | 0.43 | 7.80 | 6.59 | 2.65 | 2.61 | 10.03 | 8.82 | ns | | | -1 | 0.56 | 6.51 | 0.04 | 0.86 | 0.36 | 6.63 | 5.60 | 2.25 | 2.22 | 8.54 | 7.51 | ns | | | -2 | 0.49 | 5.72 | 0.03 | 0.76 | 0.32 | 5.82 | 4.92 | 1.98 | 1.95 | 7.49 | 6.59 | ns | | 6 mA | Std. | 0.66 | 4.91 | 0.04 | 1.02 | 0.43 | 5.00 | 4.07 | 2.99 | 3.20 | 7.23 | 6.31 | ns | | | -1 | 0.56 | 4.17 | 0.04 | 0.86 | 0.36 | 4.25 | 3.46 | 2.54 | 2.73 | 6.15 | 5.36 | ns | | | -2 | 0.49 | 3.66 | 0.03 | 0.76 | 0.32 | 3.73 | 3.04 | 2.23 | 2.39 | 5.40 | 4.71 | ns | | 8 mA | Std. | 0.66 | 4.91 | 0.04 | 1.02 | 0.43 | 5.00 | 4.07 | 2.99 | 3.20 | 7.23 | 6.31 | ns | | | -1 | 0.56 | 4.17 | 0.04 | 0.86 | 0.36 | 4.25 | 3.46 | 2.54 | 2.73 | 6.15 | 5.36 | ns | | | -2 | 0.49 | 3.66 | 0.03 | 0.76 | 0.32 | 3.73 | 3.04 | 2.23 | 2.39 | 5.40 | 4.71 | ns | | 12 mA | Std. | 0.66 | 3.53 | 0.04 | 1.02 | 0.43 | 3.60 | 2.82 | 3.21 | 3.58 | 5.83 | 5.06 | ns | | | <b>–</b> 1 | 0.56 | 3.00 | 0.04 | 0.86 | 0.36 | 3.06 | 2.40 | 2.73 | 3.05 | 4.96 | 4.30 | ns | | | -2 | 0.49 | 2.64 | 0.03 | 0.76 | 0.32 | 2.69 | 2.11 | 2.40 | 2.68 | 4.36 | 3.78 | ns | | 16 mA | Std. | 0.66 | 3.33 | 0.04 | 1.02 | 0.43 | 3.39 | 2.56 | 3.26 | 3.68 | 5.63 | 4.80 | ns | | | -1 | 0.56 | 2.83 | 0.04 | 0.86 | 0.36 | 2.89 | 2.18 | 2.77 | 3.13 | 4.79 | 4.08 | ns | | | -2 | 0.49 | 2.49 | 0.03 | 0.76 | 0.32 | 2.53 | 1.91 | 2.44 | 2.75 | 4.20 | 3.58 | ns | | 24 mA | Std. | 0.66 | 3.08 | 0.04 | 1.02 | 0.43 | 3.13 | 2.12 | 3.32 | 4.06 | 5.37 | 4.35 | ns | | | -1 | 0.56 | 2.62 | 0.04 | 0.86 | 0.36 | 2.66 | 1.80 | 2.83 | 3.45 | 4.57 | 3.70 | ns | | | -2 | 0.49 | 2.30 | 0.03 | 0.76 | 0.32 | 2.34 | 1.58 | 2.48 | 3.03 | 4.01 | 3.25 | ns | ### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # **Timing Characteristics** Table 2-50 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 4 mA | Std. | 0.60 | 11.84 | 0.04 | 1.02 | 0.43 | 11.84 | 10.00 | 4.10 | 4.04 | 15.23 | 13.40 | ns | | | | -1 | 0.51 | 10.07 | 0.04 | 0.86 | 0.36 | 10.07 | 8.51 | 3.48 | 3.44 | 12.96 | 11.40 | ns | | | | -2 | 0.45 | 8.84 | 0.03 | 0.76 | 0.32 | 8.84 | 7.47 | 3.06 | 3.02 | 11.38 | 10.00 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 7.59 | 0.04 | 1.02 | 0.43 | 7.59 | 6.18 | 4.62 | 4.95 | 10.98 | 9.57 | ns | | | | -1 | 0.51 | 6.45 | 0.04 | 0.86 | 0.36 | 6.45 | 5.25 | 3.93 | 4.21 | 9.34 | 8.14 | ns | | | | -2 | 0.45 | 5.67 | 0.03 | 0.76 | 0.32 | 5.67 | 4.61 | 3.45 | 3.70 | 8.20 | 7.15 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 7.59 | 0.04 | 1.02 | 0.43 | 7.59 | 6.18 | 4.62 | 4.95 | 10.98 | 9.57 | ns | | | | -1 | 0.51 | 6.45 | 0.04 | 0.86 | 0.36 | 6.45 | 5.25 | 3.93 | 4.21 | 9.34 | 8.14 | ns | | | | -2 | 0.45 | 5.67 | 0.03 | 0.76 | 0.32 | 5.67 | 4.61 | 3.45 | 3.70 | 8.20 | 7.15 | ns | | 100 μΑ | 12 mA | Std. | 0.60 | 5.46 | 0.04 | 1.02 | 0.43 | 5.46 | 4.29 | 4.97 | 5.54 | 8.86 | 7.68 | ns | | | | -1 | 0.51 | 4.65 | 0.04 | 0.86 | 0.36 | 4.65 | 3.65 | 4.22 | 4.71 | 7.53 | 6.54 | ns | | | | -2 | 0.45 | 4.08 | 0.03 | 0.76 | 0.32 | 4.08 | 3.20 | 3.71 | 4.14 | 6.61 | 5.74 | ns | | 100 μΑ | 16 mA | Std. | 0.60 | 5.15 | 0.04 | 1.02 | 0.43 | 5.15 | 3.89 | 5.04 | 5.69 | 8.55 | 7.29 | ns | | | | -1 | 0.51 | 4.38 | 0.04 | 0.86 | 0.36 | 4.38 | 3.31 | 4.29 | 4.84 | 7.27 | 6.20 | ns | | | | -2 | 0.45 | 3.85 | 0.03 | 0.76 | 0.32 | 3.85 | 2.91 | 3.77 | 4.25 | 6.38 | 5.44 | ns | | 100 μΑ | 24 mA | Std. | 0.60 | 4.75 | 0.04 | 1.02 | 0.43 | 4.75 | 3.22 | 5.14 | 6.28 | 8.15 | 6.61 | ns | | | | -1 | 0.51 | 4.04 | 0.04 | 0.86 | 0.36 | 4.04 | 2.74 | 4.37 | 5.34 | 6.93 | 5.62 | ns | | | | -2 | 0.45 | 3.55 | 0.03 | 0.76 | 0.32 | 3.55 | 2.40 | 3.84 | 4.69 | 6.09 | 4.94 | ns | #### Notes: - The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. Software default selection highlighted in gray. - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-41 Revision 18 Table 2-52 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 0.60 | 11.14 | 0.04 | 1.52 | 0.43 | 11.14 | 9.54 | 3.51 | 3.61 | 14.53 | 12.94 | ns | | | | <b>–1</b> | 0.51 | 9.48 | 0.04 | 1.29 | 0.36 | 9.48 | 8.12 | 2.99 | 3.07 | 12.36 | 11.00 | ns | | | | -2 | 0.45 | 8.32 | 0.03 | 1.14 | 0.32 | 8.32 | 7.13 | 2.62 | 2.70 | 10.85 | 9.66 | ns | | 100 μΑ | 4 mA | Std. | 0.60 | 6.96 | 0.04 | 1.52 | 0.43 | 6.96 | 5.79 | 3.99 | 4.45 | 10.35 | 9.19 | ns | | | | <b>–1</b> | 0.51 | 5.92 | 0.04 | 1.29 | 0.36 | 5.92 | 4.93 | 3.39 | 3.78 | 8.81 | 7.82 | ns | | | | -2 | 0.45 | 5.20 | 0.03 | 1.14 | 0.32 | 5.20 | 4.33 | 2.98 | 3.32 | 7.73 | 6.86 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 6.96 | 0.04 | 1.52 | 0.43 | 6.96 | 5.79 | 3.99 | 4.45 | 10.35 | 9.19 | ns | | | | -1 | 0.51 | 5.92 | 0.04 | 1.29 | 0.36 | 5.92 | 4.93 | 3.39 | 3.78 | 8.81 | 7.82 | ns | | | | -2 | 0.45 | 5.20 | 0.03 | 1.14 | 0.32 | 5.20 | 4.33 | 2.98 | 3.32 | 7.73 | 6.86 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 4.89 | 0.04 | 1.52 | 0.43 | 4.89 | 3.92 | 4.31 | 4.98 | 8.28 | 7.32 | ns | | | | <b>–1</b> | 0.51 | 4.16 | 0.04 | 1.29 | 0.36 | 4.16 | 3.34 | 3.67 | 4.24 | 7.04 | 6.22 | ns | | | | -2 | 0.45 | 3.65 | 0.03 | 1.14 | 0.32 | 3.65 | 2.93 | 3.22 | 3.72 | 6.18 | 5.46 | ns | | 100 μΑ | 16 mA | Std. | 0.60 | 4.89 | 0.04 | 1.52 | 0.43 | 4.89 | 3.92 | 4.31 | 4.98 | 8.28 | 7.32 | ns | | | | -1 | 0.51 | 4.16 | 0.04 | 1.29 | 0.36 | 4.16 | 3.34 | 3.67 | 4.24 | 7.04 | 6.22 | ns | | | | -2 | 0.45 | 3.65 | 0.03 | 1.14 | 0.32 | 3.65 | 2.93 | 3.22 | 3.72 | 6.18 | 5.46 | ns | - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is $\pm 100~\mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. Software default selection highlighted in gray. - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-43 Revision 18 Table 2-55 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | Std. | 0.60 | 14.64 | 0.04 | 1.52 | 0.43 | 14.64 | 12.97 | 3.21 | 3.15 | ns | | | | <b>–</b> 1 | 0.51 | 12.45 | 0.04 | 1.29 | 0.36 | 12.45 | 11.04 | 2.73 | 2.68 | ns | | | | -2 | 0.45 | 10.93 | 0.03 | 1.13 | 0.32 | 10.93 | 9.69 | 2.39 | 2.35 | ns | | 100 μΑ | 4 mA | Std. | 0.60 | 14.64 | 0.04 | 1.52 | 0.43 | 14.64 | 12.97 | 3.21 | 3.15 | ns | | | | <b>–</b> 1 | 0.51 | 12.45 | 0.04 | 1.29 | 0.36 | 12.45 | 11.04 | 2.73 | 2.68 | ns | | | | -2 | 0.45 | 10.93 | 0.03 | 1.13 | 0.32 | 10.93 | 9.69 | 2.39 | 2.35 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 10.16 | 0.04 | 1.52 | 0.43 | 10.16 | 9.08 | 3.71 | 3.98 | ns | | | | <b>–</b> 1 | 0.51 | 8.64 | 0.04 | 1.29 | 0.36 | 8.64 | 7.73 | 3.15 | 3.39 | ns | | | | -2 | 0.45 | 7.58 | 0.03 | 1.13 | 0.32 | 7.58 | 6.78 | 2.77 | 2.97 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 10.16 | 0.04 | 1.52 | 0.43 | 10.16 | 9.08 | 3.71 | 3.98 | ns | | | | <b>–</b> 1 | 0.51 | 8.64 | 0.04 | 1.29 | 0.36 | 8.64 | 7.73 | 3.15 | 3.39 | ns | | | | -2 | 0.45 | 7.58 | 0.03 | 1.13 | 0.32 | 7.58 | 6.78 | 2.77 | 2.97 | ns | <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is $\pm 100~\mu A$ . Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-61 • 2.5 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Advanced I/O Banks | Drive | Speed | | | | | | | | | | | | | |----------|-------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | | 4 mA | Std. | 0.60 | 11.40 | 0.04 | 1.31 | 0.43 | 11.22 | 11.40 | 2.68 | 2.20 | 13.45 | 13.63 | ns | | | -1 | 0.51 | 9.69 | 0.04 | 1.11 | 0.36 | 9.54 | 9.69 | 2.28 | 1.88 | 11.44 | 11.60 | ns | | | -2 | 0.45 | 8.51 | 0.03 | 0.98 | 0.32 | 8.38 | 8.51 | 2.00 | 1.65 | 10.05 | 10.18 | ns | | 6 mA | Std. | 0.60 | 7.96 | 0.04 | 1.31 | 0.43 | 8.11 | 7.81 | 3.05 | 2.89 | 10.34 | 10.05 | ns | | | -1 | 0.51 | 6.77 | 0.04 | 1.11 | 0.36 | 6.90 | 6.65 | 2.59 | 2.46 | 8.80 | 8.55 | ns | | | -2 | 0.45 | 5.94 | 0.03 | 0.98 | 0.32 | 6.05 | 5.84 | 2.28 | 2.16 | 7.72 | 7.50 | ns | | 8 mA | Std. | 0.60 | 7.96 | 0.04 | 1.31 | 0.43 | 8.11 | 7.81 | 3.05 | 2.89 | 10.34 | 10.05 | ns | | | -1 | 0.51 | 6.77 | 0.04 | 1.11 | 0.36 | 6.90 | 6.65 | 2.59 | 2.46 | 8.80 | 8.55 | ns | | | -2 | 0.45 | 5.94 | 0.03 | 0.98 | 0.32 | 6.05 | 5.84 | 2.28 | 2.16 | 7.72 | 7.50 | ns | | 12 mA | Std. | 0.60 | 6.18 | 0.04 | 1.31 | 0.43 | 6.29 | 5.92 | 3.30 | 3.32 | 8.53 | 8.15 | ns | | | -1 | 0.51 | 5.26 | 0.04 | 1.11 | 0.36 | 5.35 | 5.03 | 2.81 | 2.83 | 7.26 | 6.94 | ns | | | -2 | 0.45 | 4.61 | 0.03 | 0.98 | 0.32 | 4.70 | 4.42 | 2.47 | 2.48 | 6.37 | 6.09 | ns | | 16 mA | Std. | 0.60 | 5.76 | 0.04 | 1.31 | 0.43 | 5.87 | 5.53 | 3.36 | 3.44 | 8.11 | 7.76 | ns | | | -1 | 0.51 | 4.90 | 0.04 | 1.11 | 0.36 | 4.99 | 4.70 | 2.86 | 2.92 | 6.90 | 6.60 | ns | | | -2 | 0.45 | 4.30 | 0.03 | 0.98 | 0.32 | 4.38 | 4.13 | 2.51 | 2.57 | 6.05 | 5.80 | ns | | 24 mA | Std. | 0.60 | 5.51 | 0.04 | 1.31 | 0.43 | 5.50 | 5.51 | 3.43 | 3.87 | 7.74 | 7.74 | ns | | | -1 | 0.51 | 4.68 | 0.04 | 1.11 | 0.36 | 4.68 | 4.68 | 2.92 | 3.29 | 6.58 | 6.59 | ns | | | -2 | 0.45 | 4.11 | 0.03 | 0.98 | 0.32 | 4.11 | 4.11 | 2.56 | 2.89 | 5.78 | 5.78 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ### **Timing Characteristics** Table 2-88 • 3.3 V PCI/PCI-X Commercial-Case Conditions: $T_J$ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.66 | 2.68 | 0.04 | 0.86 | 0.43 | 2.73 | 1.95 | 3.21 | 3.58 | 4.97 | 4.19 | ns | | <b>-1</b> | 0.56 | 2.28 | 0.04 | 0.73 | 0.36 | 2.32 | 1.66 | 2.73 | 3.05 | 4.22 | 3.56 | ns | | -2 | 0.49 | 2.00 | 0.03 | 0.65 | 0.32 | 2.04 | 1.46 | 2.40 | 2.68 | 3.71 | 3.13 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-89 • 3.3 V PCI/PCI-X Commercial-Case Conditions: $T_J$ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.66 | 2.31 | 0.04 | 0.85 | 0.43 | 2.35 | 1.70 | 2.79 | 3.22 | 4.59 | 3.94 | ns | | <b>–</b> 1 | 0.56 | 1.96 | 0.04 | 0.72 | 0.36 | 2.00 | 1.45 | 2.37 | 2.74 | 3.90 | 3.35 | ns | | -2 | 0.49 | 1.72 | 0.03 | 0.64 | 0.32 | 1.76 | 1.27 | 2.08 | 2.41 | 3.42 | 2.94 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### **Differential I/O Characteristics** ### Physical Implementation Configuration of the I/O modules as a differential pair is handled by Microsemi Designer software when the user instantiates a differential I/O macro in the design. Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output Register (OutReg), Enable Register (EnReg), and Double Data Rate (DDR). However, there is no support for bidirectional I/Os or tristates with the LVPECL standards. #### **LVDS** Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard. It requires that one data bit be carried through two signal lines, so two pins are needed. It also requires external resistor termination. The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-12. The building blocks of the LVDS transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVPECL implementation because the output standard specifications are different. Along with LVDS I/O, ProASIC3 also supports Bus LVDS structure and Multipoint LVDS (M-LVDS) configuration (up to 40 nodes). Figure 2-12 • LVDS Circuit Diagram and Board-Level Implementation 2-65 Revision 18 Table 2-111 • A3P250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | _ | -2 | | <b>–</b> 1 | | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.80 | 1.01 | 0.91 | 1.15 | 1.07 | 1.36 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.78 | 1.04 | 0.89 | 1.18 | 1.04 | 1.39 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.34 | ns | - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-112 • A3P400 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | _ | -2 | | -1 | | Std. | | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|--| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.87 | 1.09 | 0.99 | 1.24 | 1.17 | 1.46 | ns | | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.86 | 1.11 | 0.98 | 1.27 | 1.15 | 1.49 | ns | | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.34 | ns | | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-113 • A3P600 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | _ | -2 | | -1 | | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.87 | 1.09 | 0.99 | 1.24 | 1.17 | 1.46 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.86 | 1.11 | 0.98 | 1.27 | 1.15 | 1.49 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.34 | ns | - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-114 • A3P1000 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V | | | - | -2 | | <b>-</b> 1 | | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.94 | 1.16 | 1.07 | 1.32 | 1.26 | 1.55 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.93 | 1.19 | 1.06 | 1.35 | 1.24 | 1.59 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.75 | | 0.85 | | 1.00 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.85 | | 0.96 | | 1.13 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.26 | | 0.29 | | 0.35 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-89 Revision 18 # 3 - Pin Descriptions # **Supply Pins** #### GND Ground Ground supply voltage to the core, I/O outputs, and I/O logic. #### GNDQ Ground (quiet) Quiet ground supply voltage to input buffers of I/O banks. Within the package, the GNDQ plane is decoupled from the simultaneous switching noise originated from the output buffer ground domain. This minimizes the noise transfer within the package and improves input signal integrity. GNDQ must always be connected to GND on the board. ### VCC Core Supply Voltage Supply voltage to the FPGA core, nominally 1.5 V. VCC is required for powering the JTAG state machine in addition to VJTAG. Even when a device is in bypass mode in a JTAG chain of interconnected devices, both VCC and VJTAG must remain powered to allow JTAG signals to pass through the device. # VCCIBx I/O Supply Voltage Supply voltage to the bank's I/O output buffers and I/O logic. Bx is the I/O bank number. There are up to eight I/O banks on low power flash devices plus a dedicated VJTAG bank. Each bank can have a separate VCCI connection. All I/Os in a bank will run off the same VCCIBx supply. VCCI can be 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. In general, unused I/O banks should have their corresponding VCCIX pins tied to GND. If an output pad is terminated to ground through any resistor and if the corresponding VCCIX is left floating, then the leakage current to ground is ~ 0uA. However, if an output pad is terminated to ground through any resistor and the corresponding VCCIX grounded, then the leakage current to ground is ~ 3 uA. For unused banks the aforementioned behavior is to be taken into account while deciding if it's better to float VCCIX of unused bank or tie it to GND. #### VMVx I/O Supply Voltage (quiet) Quiet supply voltage to the input buffers of each I/O bank. *x* is the bank number. Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks. This minimizes the noise transfer within the package and improves input signal integrity. Each bank must have at least one VMV connection, and no VMV should be left unconnected. All I/Os in a bank run off the same VMVx supply. VMV is used to provide a quiet supply voltage to the input buffers of each I/O bank. VMVx can be 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VMV pins tied to GND. VMV and VCCI should be at the same voltage within a given I/O bank. Used VMV pins must be connected to the corresponding VCCI pins of the same bank (i.e., VMV0 to VCCIB0, VMV1 to VCCIB1, etc.). ## VCCPLA/B/C/D/E/F PLL Supply Voltage Supply voltage to analog PLL, nominally 1.5 V. When the PLLs are not used, the Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. Microsemi recommends tying VCCPLx to VCC and using proper filtering circuits to decouple VCC noise from the PLLs. Refer to the PLL Power Supply Decoupling section of the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide* for a complete board solution for the PLL analog power supply and ground. There is one VCCPLF pin on ProASIC3 devices. #### VCOMPLA/B/C/D/E/F PLL Ground Ground to analog PLL power supplies. When the PLLs are not used, the Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. There is one VCOMPLF pin on ProASIC3 devices. ### VJTAG JTAG Supply Voltage Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. ### VPUMP Programming Supply Voltage ProASIC3 devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in Table 2-2 on page 2-2. When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry. For proper programming, $0.01~\mu F$ and $0.33~\mu F$ capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. # **User Pins** #### I/O User Input/Output The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. During programming, I/Os become tristated and weakly pulled up to $V_{CCI}$ . With $V_{CCI}$ , VMV, and $V_{CC}$ supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration. Unused I/Os are configured as follows: - Output buffer is disabled (with tristate value of high impedance) - Input buffer is disabled (with tristate value of high impedance) - Weak pull-up is programmed #### GL Globals GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors. See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the chip-level globals, and the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input. Refer to the I/O Structure section of the handbook for the device you are using for an explanation of the naming of global pins. ### FF Flash\*Freeze Mode Activation Pin Flash\*Freeze is available on IGLOO, ProASIC3L, and RT ProASIC3 devices. It is not supported on ProASIC3/E devices. The FF pin is a dedicated input pin used to enter and exit Flash\*Freeze mode. The FF pin is active-low, has the same characteristics as a single-ended I/O, and must meet the maximum rise and fall times. When Flash\*Freeze | | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | A1 | GAB2/IO117UPB3 | | A2 | IO117VPB3 | | A3 | VCCIB3 | | A4 | GFC1/IO110PDB3 | | A5 | GFB0/IO109NPB3 | | A6 | VCCPLF | | A7 | GFA1/IO108PPB3 | | A8 | GFC2/IO105PPB3 | | A9 | IO103NDB3 | | A10 | VCC | | A11 | GEA1/IO98PPB3 | | A12 | GEA0/IO98NPB3 | | A13 | GEC2/IO95RSB2 | | A14 | IO91RSB2 | | A15 | VCC | | A16 | IO90RSB2 | | A17 | IO87RSB2 | | A18 | IO85RSB2 | | A19 | IO82RSB2 | | A20 | IO76RSB2 | | A21 | IO70RSB2 | | A22 | VCC | | A23 | GDB2/IO62RSB2 | | A24 | TDI | | A25 | TRST | | A26 | GDC1/IO58UDB1 | | A27 | VCC | | A28 | IO54NDB1 | | A29 | IO52NDB1 | | A30 | GCA2/IO51PPB1 | | A31 | GCA0/IO50NPB1 | | A32 | GCB1/IO49PDB1 | | A33 | IO47NSB1 | | A34 | VCC | | A35 | IO41NPB1 | | A36 | GBA2/IO41PPB1 | | | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | A37 | GBB1/IO38RSB0 | | A38 | GBC0/IO35RSB0 | | A39 | VCCIB0 | | A40 | IO28RSB0 | | A41 | IO22RSB0 | | A42 | IO18RSB0 | | A43 | IO14RSB0 | | A44 | IO11RSB0 | | A45 | IO07RSB0 | | A46 | VCC | | A47 | GAC1/IO05RSB0 | | A48 | GAB0/IO02RSB0 | | B1 | IO118VDB3 | | B2 | GAC2/IO116UDB3 | | В3 | GND | | B4 | GFC0/IO110NDB3 | | B5 | VCOMPLF | | В6 | GND | | B7 | GFB2/IO106PSB3 | | B8 | IO103PDB3 | | B9 | GND | | B10 | GEB0/IO99NDB3 | | B11 | VMV3 | | B12 | GEB2/IO96RSB2 | | B13 | IO92RSB2 | | B14 | GND | | B15 | IO89RSB2 | | B16 | IO86RSB2 | | B17 | GND | | B18 | IO78RSB2 | | B19 | IO72RSB2 | | B20 | GND | | B21 | GNDQ | | B22 | TMS | | B23 | TDO | | B24 | GDC0/IO58VDB1 | | | QN132 | | | | |------------|-----------------|--|--|--| | Pin Number | A3P250 Function | | | | | B25 | GND | | | | | B26 | IO54PDB1 | | | | | B27 | GCB2/IO52PDB1 | | | | | B28 | GND | | | | | B29 | GCB0/IO49NDB1 | | | | | B30 | GCC1/IO48PDB1 | | | | | B31 | GND | | | | | B32 | GBB2/IO42PDB1 | | | | | B33 | VMV1 | | | | | B34 | GBA0/IO39RSB0 | | | | | B35 | GBC1/IO36RSB0 | | | | | B36 | GND | | | | | B37 | IO26RSB0 | | | | | B38 | IO21RSB0 | | | | | B39 | GND | | | | | B40 | IO13RSB0 | | | | | B41 | IO08RSB0 | | | | | B42 | GND | | | | | B43 | GAC0/IO04RSB0 | | | | | B44 | GNDQ | | | | | C1 | GAA2/IO118UDB3 | | | | | C2 | IO116VDB3 | | | | | C3 | VCC | | | | | C4 | GFB1/IO109PPB3 | | | | | C5 | GFA0/IO108NPB3 | | | | | C6 | GFA2/IO107PSB3 | | | | | C7 | IO105NPB3 | | | | | C8 | VCCIB3 | | | | | C9 | GEB1/IO99PDB3 | | | | | C10 | GNDQ | | | | | C11 | GEA2/IO97RSB2 | | | | | C12 | IO94RSB2 | | | | | C13 | VCCIB2 | | | | | C14 | IO88RSB2 | | | | | C15 | IO84RSB2 | | | | | C16 | IO80RSB2 | | | | # Package Pin Assignments | | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | C17 | IO74RSB2 | | C18 | VCCIB2 | | C19 | TCK | | C20 | VMV2 | | C21 | VPUMP | | C22 | VJTAG | | C23 | VCCIB1 | | C24 | IO53NSB1 | | C25 | IO51NPB1 | | C26 | GCA1/IO50PPB1 | | C27 | GCC0/IO48NDB1 | | C28 | VCCIB1 | | C29 | IO42NDB1 | | C30 | GNDQ | | C31 | GBA1/IO40RSB0 | | C32 | GBB0/IO37RSB0 | | C33 | VCC | | C34 | IO24RSB0 | | C35 | IO19RSB0 | | C36 | IO16RSB0 | | C37 | IO10RSB0 | | C38 | VCCIB0 | | C39 | GAB1/IO03RSB0 | | C40 | VMV0 | | D1 | GND | | D2 | GND | | D3 | GND | | D4 | GND | 4-14 Revision 18 # **CS121 – Bottom View** Note: The die attach paddle center of the package is tied to ground (GND). #### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. # Package Pin Assignments | VQ100 | | | | | |------------|-----------------|--|--|--| | Pin Number | A3P060 Function | | | | | 1 | GND | | | | | 2 | GAA2/IO51RSB1 | | | | | 3 | IO52RSB1 | | | | | 4 | GAB2/IO53RSB1 | | | | | 5 | IO95RSB1 | | | | | 6 | GAC2/IO94RSB1 | | | | | 7 | IO93RSB1 | | | | | 8 | IO92RSB1 | | | | | 9 | GND | | | | | 10 | GFB1/IO87RSB1 | | | | | 11 | GFB0/IO86RSB1 | | | | | 12 | VCOMPLF | | | | | 13 | GFA0/IO85RSB1 | | | | | 14 | VCCPLF | | | | | 15 | GFA1/IO84RSB1 | | | | | 16 | GFA2/IO83RSB1 | | | | | 17 | VCC | | | | | 18 | VCCIB1 | | | | | 19 | GEC1/IO77RSB1 | | | | | 20 | GEB1/IO75RSB1 | | | | | 21 | GEB0/IO74RSB1 | | | | | 22 | GEA1/IO73RSB1 | | | | | 23 | GEA0/IO72RSB1 | | | | | 24 | VMV1 | | | | | 25 | GNDQ | | | | | 26 | GEA2/IO71RSB1 | | | | | 27 | GEB2/IO70RSB1 | | | | | 28 | GEC2/IO69RSB1 | | | | | 29 | IO68RSB1 | | | | | 30 | IO67RSB1 | | | | | 31 | IO66RSB1 | | | | | 32 | IO65RSB1 | | | | | 33 | IO64RSB1 | | | | | 34 | IO63RSB1 | | | | | 35 | IO62RSB1 | | | | | 36 | IO61RSB1 | | | | | VQ100 | | | | | | |------------|-----------------|--|--|--|--| | Pin Number | A3P060 Function | | | | | | 37 | VCC | | | | | | 38 | GND | | | | | | 39 | VCCIB1 | | | | | | 40 | IO60RSB1 | | | | | | 41 | IO59RSB1 | | | | | | 42 | IO58RSB1 | | | | | | 43 | IO57RSB1 | | | | | | 44 | GDC2/IO56RSB1 | | | | | | 45 | GDB2/IO55RSB1 | | | | | | 46 | GDA2/IO54RSB1 | | | | | | 47 | TCK | | | | | | 48 | TDI | | | | | | 49 | TMS | | | | | | 50 | VMV1 | | | | | | 51 | GND | | | | | | 52 | VPUMP | | | | | | 53 | NC | | | | | | 54 | TDO | | | | | | 55 | TRST | | | | | | 56 | VJTAG | | | | | | 57 | GDA1/IO49RSB0 | | | | | | 58 | GDC0/IO46RSB0 | | | | | | 59 | GDC1/IO45RSB0 | | | | | | 60 | GCC2/IO43RSB0 | | | | | | 61 | GCB2/IO42RSB0 | | | | | | 62 | GCA0/IO40RSB0 | | | | | | 63 | GCA1/IO39RSB0 | | | | | | 64 | GCC0/IO36RSB0 | | | | | | 65 | GCC1/IO35RSB0 | | | | | | 66 | VCCIB0 | | | | | | 67 | GND | | | | | | 68 | VCC | | | | | | 69 | IO31RSB0 | | | | | | 70 | GBC2/IO29RSB0 | | | | | | 71 | GBB2/IO27RSB0 | | | | | | 72 | IO26RSB0 | | | | | | VQ100 | | |------------|-----------------| | Pin Number | A3P060 Function | | 73 | GBA2/IO25RSB0 | | 74 | VMV0 | | 75 | GNDQ | | 76 | GBA1/IO24RSB0 | | 77 | GBA0/IO23RSB0 | | 78 | GBB1/IO22RSB0 | | 79 | GBB0/IO21RSB0 | | 80 | GBC1/IO20RSB0 | | 81 | GBC0/IO19RSB0 | | 82 | IO18RSB0 | | 83 | IO17RSB0 | | 84 | IO15RSB0 | | 85 | IO13RSB0 | | 86 | IO11RSB0 | | 87 | VCCIB0 | | 88 | GND | | 89 | VCC | | 90 | IO10RSB0 | | 91 | IO09RSB0 | | 92 | IO08RSB0 | | 93 | GAC1/IO07RSB0 | | 94 | GAC0/IO06RSB0 | | 95 | GAB1/IO05RSB0 | | 96 | GAB0/IO04RSB0 | | 97 | GAA1/IO03RSB0 | | 98 | GAA0/IO02RSB0 | | 99 | IO01RSB0 | | 100 | IO00RSB0 | 4-20 Revision 18 | FG484 | | |------------|------------------| | Pin Number | A3P1000 Function | | R17 | GDB1/IO112PPB1 | | R18 | GDC1/IO111PDB1 | | R19 | IO107NDB1 | | R20 | VCC | | R21 | IO104NDB1 | | R22 | IO105PDB1 | | T1 | IO198PDB3 | | T2 | IO198NDB3 | | Т3 | NC | | T4 | IO194PPB3 | | T5 | IO192PPB3 | | T6 | GEC1/IO190PPB3 | | T7 | IO192NPB3 | | Т8 | GNDQ | | Т9 | GEA2/IO187RSB2 | | T10 | IO161RSB2 | | T11 | IO155RSB2 | | T12 | IO141RSB2 | | T13 | IO129RSB2 | | T14 | IO124RSB2 | | T15 | GNDQ | | T16 | IO110PDB1 | | T17 | VJTAG | | T18 | GDC0/IO111NDB1 | | T19 | GDA1/IO113PDB1 | | T20 | NC | | T21 | IO108PDB1 | | T22 | IO105NDB1 | | U1 | IO195PDB3 | | U2 | IO195NDB3 | | U3 | IO194NPB3 | | U4 | GEB1/IO189PDB3 | | U5 | GEB0/IO189NDB3 | | U6 | VMV2 | | U7 | IO179RSB2 | | U8 | IO171RSB2 | | FG484 | | |------------|------------------| | Pin Number | A3P1000 Function | | U9 | IO165RSB2 | | U10 | IO159RSB2 | | U11 | IO151RSB2 | | U12 | IO137RSB2 | | U13 | IO134RSB2 | | U14 | IO128RSB2 | | U15 | VMV1 | | U16 | TCK | | U17 | VPUMP | | U18 | TRST | | U19 | GDA0/IO113NDB1 | | U20 | NC | | U21 | IO108NDB1 | | U22 | IO109PDB1 | | V1 | NC | | V2 | NC | | V3 | GND | | V4 | GEA1/IO188PDB3 | | V5 | GEA0/IO188NDB3 | | V6 | IO184RSB2 | | V7 | GEC2/IO185RSB2 | | V8 | IO168RSB2 | | V9 | IO163RSB2 | | V10 | IO157RSB2 | | V11 | IO149RSB2 | | V12 | IO143RSB2 | | V13 | IO138RSB2 | | V14 | IO131RSB2 | | V15 | IO125RSB2 | | V16 | GDB2/IO115RSB2 | | V17 | TDI | | V18 | GNDQ | | V19 | TDO | | V20 | GND | | V21 | NC | | V22 | IO109NDB1 | | FG484 | | |-----------------------------|----------------| | Pin Number A3P1000 Function | | | W1 | NC NC | | W2 | IO191PDB3 | | W3 | NC | | W4 | GND | | W5 | IO183RSB2 | | W6 | GEB2/IO186RSB2 | | W7 | IO172RSB2 | | W8 | IO172R3B2 | | W9 | IO164RSB2 | | W10 | IO158RSB2 | | W10 | IO153RSB2 | | W12 | IO142RSB2 | | W12 | IO135RSB2 | | W13 | IO130RSB2 | | W15 | GDC2/IO116RSB2 | | W16 | IO120RSB2 | | W17 | GDA2/IO114RSB2 | | W18 | TMS | | W19 | GND | | W20 | NC NC | | W21 | NC<br>NC | | W21 | NC<br>NC | | Y1 | VCCIB3 | | Y2 | IO191NDB3 | | Y3 | NC | | Y4 | IO182RSB2 | | Y5 | GND | | Y6 | IO177RSB2 | | Y7 | IO177RSB2 | | Y8 | VCC | | Y9 | VCC | | Y10 | IO154RSB2 | | Y10<br>Y11 | IO154RSB2 | | Y11<br>Y12 | | | | IO140RSB2 | | Y13 | NC<br>VOC | | Y14 | VCC |